Synthesis and Performance Optimization of a Switching Nano-crossbar Computer

被引:6
|
作者
Alexandrescu, Dan [1 ]
Altun, Mustafa [2 ]
Anghel, Lorena [3 ]
Bernasconi, Anna [4 ]
Ciriani, Valentina [5 ]
Frontini, Luca [5 ]
Tahoori, Mehdi [6 ]
机构
[1] IROC Technol, Grenoble, France
[2] Istanbul Tech Univ, Dept Elect & Commun Engn, Istanbul, Turkey
[3] Grenoble Alpes Univ, TIMA Lab, Grenoble, France
[4] Univ Pisa, Dipartimento Informat, I-56100 Pisa, Italy
[5] Univ Milan, Dipartimento Informat, I-20122 Milan, Italy
[6] Karlsruhe Inst Technol, Karlsruhe, Germany
关键词
P-CIRCUITS; LOGIC;
D O I
10.1109/DSD.2016.45
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Beyond CMOS, new technologies are emerging to extend electronic systems with features unavailable to silicon based devices. Emerging technologies provide new logic and interconnection structures for computation, storage and communication that may require new design paradigms, and therefore trigger the development of a new generation of design automation tools. In the last decade, several emerging technologies have been proposed and the time has come for studying new ad hoc techniques and tools for logic synthesis, physical design and testing. The main goal of this project is developing a complete synthesis and optimization methodology for snitching nano-crossbar arrays that leads to the design and construction of an emerging nanocomputer. New models for diode, FET, and four terminal switch based nanoarrays are developed. The proposed methodology implements both arithmetic and memory elements, necessitated by achieving a computer, by considering performance parameters such as area, delay, power dissipation, and reliability. With combination of arithmetic and memory elements a synchronous state machine (SSM), representation of a computer, is realized. The proposed methodology targets variety of emerging technologies including nanowire/nanotube crossbar arrays, magnetic switch-based structures, and crossbar memories. The results of this project will be a foundation of nano-crossbar based circuit design techniques and greatly contribute to the construction of emerging computers beyond CMOS. The topic of this project can be considered under the research area of "Emerging Computing Models" or "Computational Nanoelectronics", more specifically the design, modeling, and simulation of new nanoscale switches beyond CMOS.
引用
收藏
页码:334 / 341
页数:8
相关论文
共 50 条
  • [1] Logic synthesis and testing techniques for switching nano-crossbar arrays
    Alexandrescu, Dan
    Altun, Mustafa
    Anghel, Lorena
    Bernasconi, Anna
    Ciriani, Valentina
    Frontini, Luca
    Tahoori, Mehdi
    MICROPROCESSORS AND MICROSYSTEMS, 2017, 54 : 14 - 25
  • [2] Computing with Nano-Crossbar Arrays: Logic Synthesis and Fault Tolerance
    Altun, Mustafa
    Ciriani, Valentina
    Tahoori, Mehdi
    PROCEEDINGS OF THE 2017 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2017, : 278 - 281
  • [3] Power-Delay-Area Performance Modeling and Analysis for Nano-Crossbar Arrays
    Morgul, Muhammed Ceylan
    Peker, Furkan
    Altun, Mustafa
    2016 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2016, : 437 - 442
  • [4] Reliable Logic Design with Defective Nano-Crossbar Architecture
    Kule, Malay
    Rahaman, Hafizur
    Bhattacharya, Bhargab B.
    PROCEEDINGS OF 2016 IEEE INTERNATIONAL CONFERENCE ON DISTRIBUTED COMPUTING, VLSI, ELECTRICAL CIRCUITS AND ROBOTICS (DISCOVER), 2016, : 47 - 52
  • [5] Nano-Crossbar based Computing: Lessons Learned and Future Directions
    Altun, Mustafa
    Cevik, Ismail
    Erten, Ahmet
    Eksik, Osman
    Stan, Mircea
    Moritz, Csaba Andras
    PROCEEDINGS OF THE 2020 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2020), 2020, : 382 - 387
  • [6] Memristive Nano-Crossbar Arrays Enabling Novel Computing Paradigms
    Linn, E.
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 2596 - 2599
  • [7] Defect Tolerant Approaches for Function Mapping in Nano-Crossbar Circuits
    Rahaman, Habibur
    Kule, Malay
    2018 FOURTH IEEE INTERNATIONAL CONFERENCE ON RESEARCH IN COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS (ICRCICN), 2018, : 48 - 53
  • [8] Permanent and Transient Fault Tolerance for Reconfigurable Nano-Crossbar Arrays
    Tunali, Onur
    Altun, Mustafa
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2017, 36 (05) : 747 - 760
  • [9] Yield Analysis of Nano-Crossbar Arrays For Uniform and Clustered Defect Distributions
    Tunali, Onur
    Altun, Mustafa
    2017 24TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2017, : 534 - 537
  • [10] Circuit Design Steps for Nano-Crossbar Arrays: Area-Delay-Power Optimization With Fault Tolerance
    Morgul, Muhammed Ceylan
    Frontini, Luca
    Tunali, Onur
    Anghel, Lorena
    Ciriani, Valentina
    Vatajelu, Elena Ioana
    Moritz, Csaba Andras
    Stan, Mircea R.
    Alexandrescu, Dan
    Altun, Mustafa
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2021, 20 : 39 - 53