coreBIST: A Cellular Automata Based Core for Self Testing System-on-Chips

被引:0
|
作者
Chakraborty, Rupsa [1 ]
Chowdhury, Dipanwita Roy [1 ]
机构
[1] Indian Inst Technol, Dept Comp Sci & Engn, Kharagpur 721302, W Bengal, India
来源
关键词
Cellular Automata; Built-in self-test; System-on-Chip; Test-Pattern-Generator; Response-Analyzer;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
In this paper, a cellular automata based Built-in self-test (BIST) core design for a self testing System-on-Chip (SoC) is proposed. The objective of the core is to generate pseudo-random test patterns that are injected into the various IP cores within an SoC. The corresponding output patterns are compacted and analyzed for correctness, during the test mode of the SoC. The BIST core was tested on some synthetic SoCs built by integrating ISCAS 85 benchmark circuits. Considerable reduction in the total test time and area is noticed, compared to the corresponding non-BISTEDed SoCs.
引用
收藏
页码:506 / 511
页数:6
相关论文
共 50 条
  • [21] Evolving cellular automata for self-testing hardware
    Corno, F
    Reorda, MS
    Squillero, G
    EVOLVABLE SYSTEMS: FROM BIOLOGY TO HARDWARE, PROCEEDINGS, 2000, 1801 : 31 - 40
  • [22] A Cost-Ffficient Dependability Management Framework for Self-aware System-on-Chips based on IEEE 1687
    Ibrahim, Ahmed
    Kerkhoff, Hans G.
    2017 IEEE 23RD INTERNATIONAL SYMPOSIUM ON ON-LINE TESTING AND ROBUST SYSTEM DESIGN (IOLTS), 2017, : 1 - 2
  • [23] Self-aware Sensing and Attention-based Data Collection in Multi-Processor System-on-Chips
    TaheriNejad, Nima
    Shami, M. Ali
    Manoj, Sai P. D.
    2017 IEEE 15TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2017, : 81 - 84
  • [24] A System-level Design of MapReduce-based Embedded Multiprocessor System-on-Chips
    Zhang, Huajuan
    Xiao, Hao
    Wu, Ning
    2016 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2016, : 337 - 338
  • [25] Divide-and-conquer IDDQ testing for core-based system chips
    Ravikumar, CP
    Kumar, R
    ASP-DAC/VLSI DESIGN 2002: 7TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE AND 15TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2002, : 761 - 766
  • [26] Virtual architecture mapping: a SystemC based methodology for architectural exploration of System-on-Chips
    Kogel, Tim
    Doerper, Malte
    Kempf, Torsten
    Wieferink, Andreas
    INTERNATIONAL JOURNAL OF EMBEDDED SYSTEMS, 2008, 3 (03) : 150 - 159
  • [27] Specification and Automated Simulation-based Verification of Power Requirements for System-on-Chips
    Trummer, Christoph
    Kirchsteiger, Christoph M.
    Steger, Christian
    Weiss, Reinhold
    Pistauer, Markus
    Dalton, Damian
    2009 JOINT IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS AND TAISA CONFERENCE, 2009, : 360 - +
  • [28] An over-1-Gb/s transceiver core for integration into large system-on-chips for consumer electronics
    Yoshikawa, Takefumi
    Hirata, Takashi
    Ebuchi, Tsuyoshi
    Iwata, Toru
    Arima, Yukio
    Yamauchi, Hiroyuki
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (09) : 1187 - 1198
  • [29] Genetic algorithm based test scheduling and test access mechanism design for system-on-chips
    Chattopadhyay, S
    Reddy, KS
    16TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2003, : 341 - 346
  • [30] Self-organizing process of manufacturing service system based on cellular automata
    Tian, Jing-Hong
    Zhang, Wei
    Wang, Zheng-Xiao
    Fang, Shui-Liang
    Tang, Ren-Zhong
    Pan, Xiao-Hong
    Jisuanji Jicheng Zhizao Xitong/Computer Integrated Manufacturing Systems, CIMS, 2013, 19 (05): : 1151 - 1163