The fabrication of metallic nanotransistors

被引:0
|
作者
Cheng, HH [1 ]
Siaw, JK [1 ]
Alkaisi, MM [1 ]
机构
[1] Univ Canterbury, Sch Engn, Dept Elect & Comp Engn, MacDiarmid Inst Adv Mat & Nanotechnol, Christchurch, New Zealand
关键词
metallic FET; Y-branch; EBL; nanotransistor;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Extensive research studies have been devoted into the field of scaling down transistor size for ultra high density integrated circuits over the last three decades. It has been suggested that for the smallest possible scale of MOS transistor channel, a channel conductance close to that of a metal is required [1]. Metallic nanotransistors are based on Held effect transistor made from metallic nanowires. This type of transistor operates by governing the flow of electrons through a narrow channel. In the fabrication of metallic nanotransistors, an electron beam lithography process has been developed to fabricate structures at the sub30nm scale using silver nanowires on SiN substrate. The single pass line exposure technique in electron beam lithography has been employed to define patterns of transistor structure as small as 20.2nm dimensions. This paper details the design and fabrication techniques of metallic nanotransistors. The limiting issues for writing sub30nm structures using EBL such as the charging effect of insulating materials, the proximity effects, and the single pass exposures are discussed.
引用
收藏
页码:121 / 124
页数:4
相关论文
共 50 条
  • [1] The fabrication and characterisation of metallic nanotransistors
    Cheng, H. H.
    Andrew, C. N.
    Alkaisi, M. M.
    MICROELECTRONIC ENGINEERING, 2006, 83 (4-9) : 1749 - 1752
  • [2] Silicon-on-insulator nanotransistors: Prospects and problems of fabrication
    O. V. Naumova
    I. V. Antonova
    V. P. Popov
    Yu. V. Nastaushev
    T. A. Gavrilova
    L. V. Litvin
    A. L. Aseev
    Semiconductors, 2003, 37 : 1222 - 1228
  • [3] Silicon-on-insulator nanotransistors: Prospects and problems of fabrication
    Naumova, OV
    Antonova, IV
    Popov, VP
    Nastaushev, YV
    Gavrilova, TA
    Litvin, LV
    Aseev, AL
    SEMICONDUCTORS, 2003, 37 (10) : 1222 - 1228
  • [4] Two methods to prepare nanorings/nanoholes for the fabrication of vertical nanotransistors
    Peng, Xiaofeng
    Kamiya, Itaru
    NANOTECHNOLOGY, 2008, 19 (31)
  • [5] Theory of ballistic nanotransistors
    Rahman, A
    Guo, J
    Datta, S
    Lundstrom, MS
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2003, 50 (09) : 1853 - 1864
  • [6] Electrostatic Field-Driven Supercurrent Suppression in Ionic-Gated Metallic Superconducting Nanotransistors
    Paolucci, Federico
    Crisa, Francesco
    De Simoni, Giorgio
    Bours, Lennart
    Puglia, Claudio
    Strambini, Elia
    Roddaro, Stefano
    Giazotto, Francesco
    NANO LETTERS, 2021, 21 (24) : 10309 - 10314
  • [7] Multidimensional modeling of nanotransistors
    Anantram, M. P.
    Svizhenko, A.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (09) : 2100 - 2115
  • [8] Role of scattering in nanotransistors
    Svizhenko, A
    Anantram, MP
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2003, 50 (06) : 1459 - 1466
  • [9] Simulating solutions - nanotransistors
    Reade, Lou
    MATERIALS WORLD, 2009, 17 (11) : 20 - 20
  • [10] Fabrication of planar organic nanotransistors using low temperature thermal nanoimprint lithography for chemical sensor applications
    Kettle, J.
    Whitelegg, S.
    Song, A. M.
    Wedge, D. C.
    Kotacka, L.
    Kolarik, V.
    Madec, M. B.
    Yeates, S. G.
    Turner, M. L.
    NANOTECHNOLOGY, 2010, 21 (07)