3D System Package Architecture as Alternative to 3D Stacking of ICs with TSV at System Level

被引:0
|
作者
Tummala, Rao R. [1 ]
机构
[1] Georgia Inst Technol, Syst Packaging Res Ctr 3D, Atlanta, GA 30332 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The 3D packaging started in 1970s for packaging of memory packages. Memory density has always been the bottleneck in high performance computing systems that led to two paths; increasing memory density within a chip in 2D and increasing by stacking many either packaged or bare chips in 3D. The barrier to systems performance, however, has been latency and bandwidth between logic and memory. 3D stacking of logic and memory has been viewed as the ultimate solution for a decade but it has its own barriers. While these barrier are being overcome by many approaches, the ultimate goal is to form miniaturized systems with highest performance and reliability at lowest cost. This paper presents a 3D system package architecture to address both bandwidth and other system requirements at system level in contrast to 3D ICs at device level.
引用
收藏
页数:3
相关论文
共 50 条
  • [21] TSV Modeling and Thermal Analysis Based on 3D Package
    Tian Wenchao
    Wang Wenlong
    Wang Hongming
    2012 13TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP 2012), 2012, : 545 - 547
  • [22] A novel shielding structure based on TSV 3D package
    Li, Jun
    Wan, Lixi
    Cao, Liqiang
    2012 13TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP 2012), 2012, : 690 - 693
  • [23] Package stacking in SMT for 3D PCB assembly
    Geiger, D
    Shangguan, D
    Tam, S
    Rooney, D
    IEEE/CPMT/SEMI(R) 28TH INTERNATIONAL ELECTRONICS MANUFACTURING TECHNOLOGY SYMPOSIUM, 2003, : 261 - 264
  • [24] Shaping 3D Root System Architecture
    Morris, Emily C.
    Griffiths, Marcus
    Golebiowska, Agata
    Mairhofer, Stefan
    Burr-Hersey, Jasmine
    Goh, Tatsuaki
    von Wangenheim, Daniel
    Atkinson, Brian
    Sturrock, Craig J.
    Lynch, Jonathan P.
    Vissenberg, Kris
    Ritz, Karl
    Wells, Darren M.
    Mooney, Sacha J.
    Bennett, Malcolm J.
    CURRENT BIOLOGY, 2017, 27 (17) : R919 - R930
  • [25] Etching Process Development for 3D Wafer Level Via Last TSV Package
    Ren, Yulong
    Geng, Fei
    Sun, Peng
    Sun, Yanan
    Sima, Ge
    2017 18TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2017, : 296 - 300
  • [26] Very high speed 3D "system in package"
    Val, C
    Vassal, MC
    Lignier, O
    Mardiguian, M
    2002 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, PROCEEDINGS, 2002, 4931 : 181 - 187
  • [27] Optical routing for 3D system-on-package
    Minz, Jacob R.
    Thyagaraja, Somaskanda
    Lim, Sung Kyu
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 335 - +
  • [28] Very high speed 3D "system in package"
    Val, C
    Vassall, MC
    Ligner, O
    Mardiguian, M
    2001 HD INTERNATIONAL CONFERENCE ON HIGH-DENSITY INTERCONNECT AND SYSTEMS PACKAGING, PROCEEDINGS, 2001, 4428 : 7 - 13
  • [29] Wafer level processing of 3D system in package for RIF and data applications
    Souriau, JC
    Lignier, O
    Charrier, M
    Poupon, G
    55TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2005 PROCEEDINGS, 2005, : 356 - 361
  • [30] Modeling of Substrate Contacts in TSV-based 3D ICs
    Watanabe, Masayuki
    Fukase, Masa-aki
    Imai, Masashi
    Niioka, Nanako
    Kobayashi, Tetsuya
    Karel, Rosely
    Kurokawa, Atsushi
    2014 INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2014,