A 280μW Audio Continuous-time ΔΣ Modulator with 103 dB DR and 102 dB A-Weighted SNR

被引:0
|
作者
Sukumaran, Amrith [1 ]
Pavan, Shanthi [1 ]
机构
[1] Indian Inst Technol, Madras 600036, Tamil Nadu, India
关键词
ADC;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An optimally designed FIR feedback DAC is used in a third order, single bit continuous-time delta sigma modulator to reduce power dissipation and jitter sensitivity. The loop filter is carefully stabilized for the delay added by the FIR DAC. A current reuse two stage feedforward compensated opamp minimizes current consumption in the first integrator. The efficacy of our techniques is borne out by measurements from a 17 bit audio converter designed in a 0.18 mu m CMOS technology. It achieves 103 dB dynamic range, 102 dB A-Weighted SNR and 106 dB SFDR in a 24 kHz bandwidth and dissipates 280 mu W from a 1.8V supply.
引用
收藏
页码:385 / 388
页数:4
相关论文
共 50 条
  • [41] A 134-μW 99.4-dB SNDR Audio Continuous-Time Delta-Sigma Modulator With Chopped Negative-R and Tri-Level FIR-DAC
    Jang, MoonHyung
    Lee, Changuk
    Chae, Youngcheol
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2021, 56 (06) : 1761 - 1771
  • [42] An 8.5 mW Continuous-Time ΔΣ Modulator With 25 MHz Bandwidth Using Digital Background DAC Linearization to Achieve 63.5 dB SNDR and 81 dB SFDR
    Kauffman, John G.
    Witte, Pascal
    Becker, Joachim
    Ortmanns, Maurits
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (12) : 2869 - 2881
  • [43] A 5GS/s 156MHz BW 70dB DR Continuous-Time Sigma-Delta Modulator with Time-Interleaved Reference Data-Weighted Averaging
    Dayanik, M. Batuhan
    Weyer, Daniel
    Flynn, Michael P.
    2017 SYMPOSIUM ON VLSI CIRCUITS, 2017, : C38 - C39
  • [44] A 77-dB dynamic range, 7.5-MHz hybrid continuous-time/discrete-time cascaded ΣΔ modulator
    Kulchycki, Scott D.
    Trofin, Roxana
    Vleugels, Katelijn
    Wooley, Bruce A.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (04) : 796 - 804
  • [45] A 500-kS/s Continuous-Time Linear-Exponential Incremental ADC Achieving 90.1-dB DR and 103.1-dB SFDR
    Lee, Wonseon
    Han, Hyeonho
    Kwon, Yigi
    Yoon, Seokho
    Yoon, Junghyun
    Lee, Sanghoon
    Jang, Moonhyung
    Chae, Youngcheol
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2025,
  • [46] A 1.2-v 77-dB 7.5-MHz continuous-time/discrete-time cascaded ΣΔ modulator
    Kulchycki, Scott D.
    Trofin, Roxana
    Vleugels, Katelijn
    Wooley, Bruce A.
    2007 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2007, : 238 - 239
  • [47] A 70dB SNDR Continuous-Time Sigma-Delta Modulator in Sub-GHz Communication System
    Phuong Nguyen
    Cuong Huynh
    2024 IEEE TENTH INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND ELECTRONICS, ICCE 2024, 2024, : 148 - 152
  • [48] A 1.65-V 176-μW 104-dB Continuous Time ΔΣ Modulator for Sensor Applications
    Chen, Xiaofei
    Zhao, Yubin
    Tang, Yuxiang
    Lin, Shuangxi
    2019 6TH INTERNATIONAL CONFERENCE ON ELECTRICAL AND ELECTRONICS ENGINEERING (ICEEE 2019), 2019, : 230 - 236
  • [49] A 9-mW Continuous-time Hybrid Active-Passive ΣΔ Modulator with 84-dB Dynamic Range
    Ye, Tianfeng
    Zhang, Yi
    Hong, Zhiliang
    Liu, Bill Yang
    IEEJ TRANSACTIONS ON ELECTRICAL AND ELECTRONIC ENGINEERING, 2010, 5 (06) : 615 - 620
  • [50] A Continuous-Time Delta-Sigma Modulator with Novel Data-Weighted Averaging Algorithm for Audio Application
    Lin, Jia-Ni
    Chu, Hsing-Chien
    Chen, Zong-Yi
    Hung, Chung-Chih
    PROCEEDINGS OF THE 2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2015, : 281 - 284