Double-Single Stuck-at Faults: A Delay Fault Model for Synchronous Sequential Circuits

被引:6
|
作者
Pomeranz, Irith [1 ]
Reddy, Sudhakar M. [2 ]
机构
[1] Purdue Univ, Sch Elect & Comp Engn, W Lafayette, IN 47907 USA
[2] Univ Iowa, Dept Elect & Comp Engn, Iowa City, IA 52242 USA
关键词
Stuck-at faults; synchronous sequential circuits; transition faults;
D O I
10.1109/TCAD.2009.2013281
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we describe a new transition fault model for synchronous sequential circuits. Similar to previous models, it addresses the fact that delayed signal-transitions span multiple clock cycles when a test sequence is applied at-speed. It addresses this issue in a different way than earlier models. The model requires the activation of single stuck-at faults with opposite stuck-at values on the same line g at consecutive time units. In addition, it requires the detection of both faults (as single faults) at the same or later time units. Due to the activation of the faults at consecutive time units, there is a 1 -> 0 or 0 -> 1 transition at the fault site g. Since both faults are eventually detected, a deviation from the expected value at either the first or second time unit due to a delay fault on g or due to transitions that started earlier and did not settle will be (or is likely to be) detected. The model can be used together with other models to increase the confidence that delay defects will be detected. As an added advantage, the model helps detect other types of faults that require two-pattern tests, such as transistor stuck-open faults.
引用
收藏
页码:426 / 432
页数:7
相关论文
共 50 条
  • [41] Diagnostic Test Generation for Transition Delay Faults Using Stuck-At Fault Detection Tools
    Zhang, Yu
    Zhang, Bei
    Agrawal, Vishwani D.
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2014, 30 (06): : 763 - 780
  • [42] Automatic Test Pattern Generation for Double Stuck-at Faults Based on Test Patterns of Single Faults
    Wang, Peikun
    Gharehbaghi, Amir Masoud
    Fujita, Masahiro
    PROCEEDINGS OF THE 2019 20TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2019, : 284 - 290
  • [43] Machine Learning Based Fault Diagnosis for Stuck-at Faults and Bridging Faults
    Higami, Yoshinobu
    Yamauchi, Takaya
    Inamoto, Tsutomu
    Wang, Senling
    Takahashi, Hiroshi
    Saluja, Kewal K.
    2022 37TH INTERNATIONAL TECHNICAL CONFERENCE ON CIRCUITS/SYSTEMS, COMPUTERS AND COMMUNICATIONS (ITC-CSCC 2022), 2022, : 477 - 480
  • [44] On reducing the target fault list of crosstalk-induced delay faults in synchronous sequential circuits
    Keller, KJ
    Takahashi, H
    Saluja, KK
    Takamatsu, Y
    INTERNATIONAL TEST CONFERENCE 2001, PROCEEDINGS, 2001, : 568 - 577
  • [45] Stuck-open fault diagnosis with stuck-at model
    Fan, XY
    Moore, W
    Hora, C
    Gronthoud, G
    ETS 2005:10TH IEEE EUROPEAN TEST SYMPOSIUM, PROCEEDINGS, 2005, : 182 - 187
  • [46] UNIFIED TECHNIQUE FOR ON-LINE TESTING OF DIGITAL CIRCUITS: DELAY AND STUCK-AT FAULT MODELS
    Biswas, S.
    Mukhopadhyay, S.
    Patra, A.
    Sarkar, D.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2008, 17 (06) : 1069 - 1089
  • [47] Digital oscillation-test method for delay and stuck-at fault testing of digital circuits
    Arabi, K
    Ihs, H
    Dufaza, C
    Kaminska, B
    INTERNATIONAL TEST CONFERENCE 1998, PROCEEDINGS, 1998, : 91 - 100
  • [48] Josephson Junction Stuck-At Fault Detection in SFQ Circuits
    Qoutb, Abdelrahman G.
    Whiteley, Stephen
    Kawa, Jamil
    Friedman, Eby G.
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2023, 33 (06)
  • [49] Stuck-at fault: A fault model for the next millennium
    Patel, JH
    INTERNATIONAL TEST CONFERENCE 1998, PROCEEDINGS, 1998, : 1166 - 1166
  • [50] A method of test generation for path delay faults using stuck-at fault test generation algorithms
    Ohtake, S
    Ohtani, K
    Fujiwara, H
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, PROCEEDINGS, 2003, : 310 - 315