Double-Single Stuck-at Faults: A Delay Fault Model for Synchronous Sequential Circuits

被引:6
|
作者
Pomeranz, Irith [1 ]
Reddy, Sudhakar M. [2 ]
机构
[1] Purdue Univ, Sch Elect & Comp Engn, W Lafayette, IN 47907 USA
[2] Univ Iowa, Dept Elect & Comp Engn, Iowa City, IA 52242 USA
关键词
Stuck-at faults; synchronous sequential circuits; transition faults;
D O I
10.1109/TCAD.2009.2013281
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we describe a new transition fault model for synchronous sequential circuits. Similar to previous models, it addresses the fact that delayed signal-transitions span multiple clock cycles when a test sequence is applied at-speed. It addresses this issue in a different way than earlier models. The model requires the activation of single stuck-at faults with opposite stuck-at values on the same line g at consecutive time units. In addition, it requires the detection of both faults (as single faults) at the same or later time units. Due to the activation of the faults at consecutive time units, there is a 1 -> 0 or 0 -> 1 transition at the fault site g. Since both faults are eventually detected, a deviation from the expected value at either the first or second time unit due to a delay fault on g or due to transitions that started earlier and did not settle will be (or is likely to be) detected. The model can be used together with other models to increase the confidence that delay defects will be detected. As an added advantage, the model helps detect other types of faults that require two-pattern tests, such as transistor stuck-open faults.
引用
收藏
页码:426 / 432
页数:7
相关论文
共 50 条
  • [1] Double-single stuck-at faults: A delay fault model for synchronous sequential circuits
    School of Electrical and Computer Engineering, Purdue University, West Lafayette, IN 47907, United States
    不详
    IEEE Trans Comput Aided Des Integr Circuits Syst, 2009, 1 (426-432):
  • [2] Distributed diagnostic simulation of stuck-at faults in sequential circuits
    Venkataraman, S
    Fuchs, WK
    TENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 381 - 385
  • [3] Dynamic diagnosis of sequential circuits based on stuck-at faults
    Venkataraman, S
    Hartanto, I
    Fuchs, WK
    14TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1996, : 198 - 203
  • [4] Diagnosis of Double Faults Consisting of a Stuck-at Fault and a Transition Fault
    Higami, Yoshinobu
    Inamoto, Tsutomu
    Wang, Senling
    Takahashi, Hiroshi
    Saluja, Kewal K.
    2024 INTERNATIONAL TECHNICAL CONFERENCE ON CIRCUITS/SYSTEMS, COMPUTERS, AND COMMUNICATIONS, ITC-CSCC 2024, 2024,
  • [5] Distributed Test Pattern Generation for Stuck-At Faults in Sequential Circuits
    Peter A. Krauss
    Andreas Ganz
    Kurt J. Antreich
    Journal of Electronic Testing, 1997, 11 : 227 - 245
  • [6] Distributed test pattern generation for stuck-at faults in sequential circuits
    Krauss, PA
    Ganz, A
    Antreich, KJ
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1997, 11 (03): : 227 - 245
  • [7] Distributed test pattern generation for stuck-at faults in sequential circuits
    Daimler-Benz Aerospace, Munich, Germany
    J Electron Test Theory Appl JETTA, 3 (227-245):
  • [8] On the effect of stuck-at faults on delay-insensitive nanoscale circuits
    Di, J
    Lala, PK
    Vasudevan, D
    DFT 2005: 20TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, 2005, : 371 - 379
  • [9] Method of diagnosing single stuck-at faults in combinational circuits
    Yamada, Teruhiko
    Nakamura, Yoshiyuki
    Systems and Computers in Japan, 1992, 23 (14) : 35 - 43
  • [10] Test generation for acyclic sequential circuits with single stuck-at fault combinational ATPG
    Ichihara, H
    Inoue, T
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, PROCEEDINGS, 2003, : 1180 - 1181