Electrical Testing of Blind Through-Silicon Via (TSV) for 3D IC Integration

被引:0
|
作者
Hung, Jui-Feng [1 ]
Lau, John H. [1 ]
Chen, Peng-Shu [1 ]
Wu, Shih-Hsien [1 ]
Lai, Shinn-Juh [1 ]
Li, Ming-Lin [1 ]
Sheu, Shyh-Shyuan [1 ]
Tzeng, Pei-Jer [1 ]
Lin, Zhe-Hui [1 ]
Ku, Tzu-Kun [1 ]
Lo, Wei-Chung [1 ]
Kao, Ming-Jer [1 ]
机构
[1] Ind Technol Res Inst, Elect & Optoelect Res Lab, Hsinchu 310, Taiwan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this study, a method to test blind TSVs in 3D IC integration for their electrical performance is investigated. Emphasis is placed on the development of a novel blind-TSV method by electrical testing on the top side of the TSV-wafer before backgrinding. Through leakage current testing, it is possible to determine whether there is short circuit between blind TSVs. Most conventional measurement methods can only be performed after wafer thinning to reveal the TSVs Cu and/or backside processing, which could lead to a higher manufacturing cost of 3D IC integration products if the electrical performances of the manufactured TSV don't meet the specification. Also, by providing analysis flow of high frequency simulation and measurement, we can define the thickness of the isolation layer (Silicon dioxide, SiO2) of blind TSV into specification. Furthermore, the analysis flow can obtain the important high-frequency parameter of silicon material such as silicon conductivity. Finally, the SEM images of cross sections verify the current findings.
引用
收藏
页码:564 / 570
页数:7
相关论文
共 50 条
  • [31] Integrated Algorithm for 3-D IC Through-Silicon Via Assignment
    Liu, Xiaodong
    Yeap, Gary
    Tao, Jun
    Zeng, Xuan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (03) : 655 - 666
  • [32] Shielding Structures for Through Silicon Via (TSV) to Active Circuit Noise Coupling in 3D IC
    Lim, Jaemin
    Lee, Manho
    Jung, Daniel H.
    Kim, Jonghoon J.
    Choi, Sumin
    Lee, Hyunsuk
    Kim, Joungho
    2015 10th International Workshop on the Electromagnetic Compatibility of Integrated Circuits, 2015, : 248 - 251
  • [33] Effects of TSV (Through Silicon Via) Interposer/Chip on the Thermal Performances of 3D IC Packaging
    Lau, John H.
    Yue, Tang Gong
    Hoe, Germaine Yen Yi
    Wu, Zhang Xiao
    Chong, Chai Tai
    Damaruganath, Pinjala
    Vaidyanathan, Kripesh
    IPACK 2009: PROCEEDINGS OF THE ASME INTERPACK CONFERENCE 2009, VOL 1, 2010, : 67 - 74
  • [34] Structure Optimization of Through Silicon Via (TSV) Interconnect as Transmission Channel for 3D Integration
    Rahman, Toyobur
    Yan, Zhaowen
    Miao, Jungang
    Youcef, Hacene
    2013 5TH IEEE INTERNATIONAL SYMPOSIUM ON MICROWAVE, ANTENNA, PROPAGATION AND EMC TECHNOLOGIES FOR WIRELESS COMMUNICATIONS (MAPE), 2013, : 668 - 671
  • [35] 3D THROUGH-SILICON VIA FILLING WITH ELECTROCHEMICAL NANOMATERIALS
    Dubin, V. M.
    PHYSICS, CHEMISTRY AND APPLICATIONS OF NANOSTRUCTURES: REVIEWS AND SHORT NOTES, 2013, : 331 - 339
  • [36] Through-Silicon via Interconnection for 3D Integration Using Room-Temperature Bonding
    Tanaka, Naotaka
    Yoshimura, Yasuhiro
    Kawashita, Michihiro
    Uematsu, Toshihide
    Miyazaki, Chuichi
    Toma, Norihisa
    Hanada, Kenji
    Nakanishi, Masaki
    Naito, Takahiro
    Kikuchi, Takafumi
    Akazawa, Takashi
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2009, 32 (04): : 746 - 753
  • [37] Ultra Low-Cost Through-Silicon Holes (TSHs) Interposers for 3D IC Integration SiPs
    Wu, Sheng-Tsai
    Lau, John H.
    Chien, Heng-Chieh
    Hung, Jui-Feng
    Dai, Ming-Ji
    Chao, Yu-Lin
    Tain, Ra-Min
    Lo, Wei-Chung
    Kao, Ming-Jer
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 1618 - 1624
  • [38] On Signalling Over Through-Silicon Via (TSV) Interconnects in 3-D Integrated Circuits
    Weerasekera, Roshan
    Grange, Matt
    Pamunuwa, Dinesh
    Tenhunen, Hannu
    2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010), 2010, : 1325 - 1328
  • [39] Thermal Aware Design for Through-Silicon Via (TSV) based 3D Network-on-Chip (NoC) Architectures
    Pasupulety, Ujjwal
    Halavar, Bheemappa
    Talawar, Basavaraj
    PROCEEDINGS OF THE 2018 8TH INTERNATIONAL SYMPOSIUM ON EMBEDDED COMPUTING AND SYSTEM DESIGN (ISED 2018), 2018, : 236 - 240
  • [40] Low-Power and Reliable Clock Network Design for Through-Silicon Via (TSV) Based 3D ICs
    Zhao, Xin
    Minz, Jacob
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2011, 1 (02): : 247 - 259