Analytical Model and Performance Investigation of Electric Potential for Junctionless Cylindrical Surrounding Gate (JLCSG) MOSFET

被引:0
|
作者
Abhinav [1 ]
Srivastava, Manish [1 ]
Kumar, Amrish [1 ]
Rai, Sanjeev [1 ]
机构
[1] Motilal Nehru Natl Inst Technol, Allahabad 211004, Uttar Pradesh, India
关键词
SCEs; analog/RF FOMs; JLCSG MOSFET; Junctionless devices; DIBL; CHARGE; ANALOG;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
In this paper expression for surface potential of a junction less cylindrical surrounding gate (JLCSG) MOSFET has been derived using 2D Poisson's equation. The proposed JLCSG MOSFET has no source/drain junction as the doping of channel region is the same as that of source/drain region. The analytical results are compared with the numerical solution using 2D device simulator. The result shows the variation of channel potential with the applied gate and drain bias voltage. The electrostatic parameters of JLCSG MOSFET such as subthreshold swing (SS), I-ON/I-OFF, ratio, the threshold voltage (V-t) and drain induced barrier lowering (DIBL) are investigated through exhaustive device simulation. Further, in this paper various analog/RF performance parameters have also been investigated. The performance figure of merits (FOMs) shows that the proposed device has bright future in higher speed and low power communication circuit applications.
引用
收藏
页码:256 / 261
页数:6
相关论文
共 50 条
  • [1] A two dimensional analytical model study of the performance of junctionless trial-material cylindrical surrounding-gate MOSFET
    Fairouz, Lagraf
    Djamil, Rechem
    Kamel, Guergouri
    Aicha, Khial
    2016 39TH INTERNATIONAL SEMICONDUCTOR CONFERENCE (CAS), 2016, : 195 - 198
  • [2] Analytical models of threshold voltage and drain induced barrier lowering in junctionless cylindrical surrounding gate (JLCSG) MOSFET using stacked high-k oxide
    Jung H.
    AIMS Electronics and Electrical Engineering, 2022, 6 (02): : 108 - 123
  • [3] A new analytical model for junctionless cylindrical surrounding-gate MOSFETs
    Li, Cong
    Zhuang, Yiqi
    Wang, Ping
    Jiang, Zhi
    Zhang, Li
    2014 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2014,
  • [4] Analytical model for junctionless accumulation-mode cylindrical surrounding gate (JAM-CSG) MOSFET as a biosensor
    Gupta, Sumedha
    Pandey, Neeta
    Gupta, R. S.
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2023, 36 (05)
  • [5] Analytical modeling of Junctionless Accumulation Mode Cylindrical Surrounding Gate MOSFET (JAM-CSG)
    Trivedi, Nitin
    Kumar, Manoj
    Haldar, Subhasis
    Deswal, S. S.
    Gupta, Mridula
    Gupta, R. S.
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2016, 29 (06) : 1036 - 1043
  • [6] Analog and RF performance investigation of cylindrical surrounding-gate MOSFET with an analytical pseudo-2D model
    Sarkar, Angsuman
    De, Swapnadip
    Dey, Anup
    Sarkar, Chandan Kumar
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2012, 11 (02) : 182 - 195
  • [7] Analog and RF performance investigation of cylindrical surrounding-gate MOSFET with an analytical pseudo-2D model
    Angsuman Sarkar
    Swapnadip De
    Anup Dey
    Chandan Kumar Sarkar
    Journal of Computational Electronics, 2012, 11 : 182 - 195
  • [8] An analytical surrounding gate MOSFET model
    Jang, SL
    Liu, SS
    SOLID-STATE ELECTRONICS, 1998, 42 (05) : 721 - 726
  • [9] An analytical drain current model for graded channel cylindrical/surrounding gate MOSFET
    Kaur, Harsupreet
    Kabra, Sneha
    Haldar, Subhasis
    Gupta, R. S.
    MICROELECTRONICS JOURNAL, 2007, 38 (03) : 352 - 359
  • [10] Quasi-analytical model of ballistic cylindrical surrounding gate nanowire MOSFET
    Xu, Wanjie
    Wong, Hei
    Kakushima, Kuniyuki
    Iwai, Hiroshi
    MICROELECTRONIC ENGINEERING, 2015, 138 : 111 - 117