Simultaneous interconnect delay and crosstalk noise optimization through gate sizing using game theory

被引:20
|
作者
Hanchate, Narender [1 ]
Ranganathan, Nagarajan [1 ]
机构
[1] Univ S Florida, Dept Comp Sci & Engn, Tampa, FL 33620 USA
关键词
game theory; gate sizing; crosstalk noise; interconnect delay; interconnect models; transmission lines;
D O I
10.1109/TC.2006.131
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The continuous scaling trends of interconnect wires in deep submicron (DSM) circuits result in increased interconnect delay and crosstalk noise. In this work, we develop a new postlayout gate sizing algorithm for simultaneous optimization of interconnect delay and crosstalk noise. The problem of postlayout gate sizing is modeled as a normal form game and solved using Nash equilibrium. The crosstalk noise induced on a net depends on the size of its driver gate and the size of the gates driving its coupled nets. Increasing the gate size of the driver increases the noise induced by the net on its coupled nets, whereas increasing the size of the drivers of coupled nets increases the noise induced on the net itself, resulting in a cyclic order dependency leading to a conflicting situation. It is pointed out in [1] that solving the postroute gate sizing problem for crosstalk noise optimization is difficult due to its conflicting nature. Game theory provides a natural framework for handling such conflicting situations and allows optimization of multiple parameters. By utilizing this property of game theory, the cyclic dependency of crosstalk noise on its gate sizes can be solved as well as the problem of gate sizing for simultaneous optimization of interconnect delay and crosstalk noise can be effectively modeled, whose objective function is again conflicting in nature. We have implemented two different strategies in which games are ordered according to 1) the noise criticality and 2) delay criticality of nets. The time and space complexities of the proposed gate sizing algorithm are linear in terms of the number of gates in the design. Experimental results for a noise critically ordered game theoretic approach on several medium and large open core designs indicate average improvements of 15.48 percent and 18.56 percent with respect to Cadence place and route tools in terms of interconnect delay and crosstalk noise, respectively, without any area overhead or the need for rerouting. Further, the algorithm performs significantly better than simulated annealing and genetic search as established through experimental results. A mathematical proof of existence for the Nash equilibrium solution for the proposed gate sizing formulation is also provided.
引用
收藏
页码:1011 / 1023
页数:13
相关论文
共 50 条
  • [31] A microeconomic model for simultaneous gate sizing and voltage scaling for power optimization
    Ranganathan, N
    Murugavel, AK
    21ST INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, PROCEEDINGS, 2003, : 276 - 281
  • [32] Timing Yield Optimization via Discrete Gate Sizing Using Globally-Informed Delay PDFs
    Dutt, Shantanu
    Ren, Huan
    2010 IEEE AND ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2010, : 570 - 577
  • [33] Statistical timing based optimization using gate sizing
    Agarwal, A
    Chopra, K
    Blaauw, D
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 400 - 405
  • [34] Transistor Sizing Strategy for Simultaneous Energy - Delay Optimization in CMOS Buffers
    Lin, Longyang
    Kien Trinh Quang
    Alioto, Massimo
    2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017, : 2771 - 2774
  • [35] A Utilitarian Approach to Variation Aware Delay, Power, and Crosstalk Noise Optimization
    Gupta, Upavan
    Ranganathan, Nagarajan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (09) : 1723 - 1726
  • [36] A Unified Optimization Framework for Simultaneous Gate Sizing and Placement under Density Constraints
    Cong, Jason
    Lee, John
    Luo, Guojie
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 1207 - 1210
  • [37] AiTO: Simultaneous gate sizing and buffer insertion for timing optimization with GNNs and RL
    Wu, Hongxi
    Huang, Zhipeng
    Li, Xingquan
    Zhu, Wenxing
    INTEGRATION-THE VLSI JOURNAL, 2024, 98
  • [38] Improving Dual Vt Technology by Simultaneous Gate Sizing and Mechanical Stress Optimization
    Gu, Junjun
    Qu, Gang
    Yuan, Lin
    Zhuo, Cheng
    2011 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2011, : 732 - 735
  • [39] An effective technique for simultaneous interconnect channel delay and noise reduction in nanometer VLSI design
    Moiseev, Konstantin
    Wimer, Shmuel
    Kolodny, Avinoam
    2006 IEEE 24TH CONVENTION OF ELECTRICAL & ELECTRONICS ENGINEERS IN ISRAEL, 2006, : 240 - +
  • [40] Minimization of Circuit Delay and Power through Gate Sizing and Threshold Voltage Assignment
    Zhou, Shuzhe
    Yao, Hailong
    Zhou, Qiang
    Cai, Yici
    2011 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2011, : 212 - 217