Pulsewidth Modulations for the Comprehensive Capacitor Voltage Balance of n-Level Diode-Clamped Converters

被引:6
|
作者
Busquets-Monge, S. [1 ]
Alepuz, S. [1 ]
Rocabert, J. [1 ]
Bordonau, J. [1 ]
机构
[1] Tech Univ Catalonia, Dept Elect Engn, Barcelona, Spain
关键词
D O I
10.1109/PESC.2008.4592669
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In the previous literature, the introduction of the virtual space vector concept for the three-level three-leg neutral-point-clamped converter has led to the definition of pulsewidth modulation (PWM) strategies guaranteeing the dc-link capacitor voltage balance under any type of load, with the only requirement being that the addition of the three phase currents equals zero. This paper presents the definition of the virtual space vectors for the general case of an n-level converter, suggests guidelines for designing virtual-space-vector PWM strategies, and provides the expressions of the phase duty-ratio waveforms corresponding to this family of PWMs. Modulations defined upon these vectors enable the use of diode-clamped topologies with passive front-ends. The performance of these converters operated with the proposed PWMs is compared to the performance of alternative designs through analysis, simulation and experiments.
引用
收藏
页码:4479 / 4486
页数:8
相关论文
共 50 条
  • [21] A Novel Voltage Balance Circuit for Three-Level Diode-Clamped Inverter With Small Inductor
    Cui, Dongdong
    Ge, Qiongxuan
    Zhou, Zhida
    Yang, Bo
    Zhao, Cong
    2017 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION (ECCE), 2017, : 2093 - 2099
  • [22] Neutral-point voltage balance method for diode-clamped four-level inverters
    Wang K.
    Zheng Z.-D.
    Xu L.
    Li Y.-D.
    Dianji yu Kongzhi Xuebao/Electric Machines and Control, 2021, 25 (03): : 1 - 7
  • [23] A Closed-Loop Voltage Balance Method for Five-Level Diode-Clamped Inverters
    Cui, Dongdong
    Ge, Qiongxuan
    Zhou, Zhida
    Yang, Bo
    IECON 2017 - 43RD ANNUAL CONFERENCE OF THE IEEE INDUSTRIAL ELECTRONICS SOCIETY, 2017, : 503 - 508
  • [24] Capacitor Voltage Balancing using Minimum Loss SVPWM for a Five-Level Diode-Clamped Converter
    Saha, Aparna
    Sozer, Yilmaz
    2014 TWENTY-NINTH ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION (APEC), 2014, : 225 - 230
  • [25] EMI issues in High Power and High Level Diode-clamped Converters
    Nami, Alireza
    Zare, Firuz
    Ghosh, Arindam
    ELECTROMAGNETIC COMPATIBILITY SYMPOSIUM 2009, SYMPOSIUM PROCEEDINGS, 2009, : 65 - 70
  • [26] Voltage balancing method and its stability boundary for five-level diode-clamped multilevel converters
    Khajehoddin, S. A.
    Bakhshai, A.
    Jain, P. K.
    2007 IEEE POWER ELECTRONICS SPECIALISTS CONFERENCE, VOLS 1-6, 2007, : 2204 - 2208
  • [27] An Improved Capacitor Voltage-Balancing Method for Five-Level Diode-Clamped Converters With High Modulation Index and High Power Factor
    Zhao, Zhihong
    Zhao, Jianfeng
    Huang, Can
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2016, 31 (04) : 3189 - 3202
  • [28] Voltage Drift Phenomenon of Back-to-back Five-level Diode-clamped Converters and Its Carrier-based Voltage Balance Strategy
    Cui D.
    Ge Q.
    Tan Q.
    Zhou Z.
    Yang B.
    Zhongguo Dianji Gongcheng Xuebao/Proceedings of the Chinese Society of Electrical Engineering, 2019, 39 (09): : 2735 - 2747
  • [29] Capacitor Voltage Balancing of a Five-Level Diode-Clamped Converter Based on a Predictive Current Control Strategy
    Qin, Jiangchao
    Saeedifard, Maryam
    2011 TWENTY-SIXTH ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION (APEC), 2011, : 1656 - 1660
  • [30] Decoupling Control of Input Voltage Balance for Diode-clamped Dual Buck Three-level Inverter
    Hong, Feng
    Yin, Peipei
    Ji, Baojian
    Yang, Wei
    Wang, Chenghua
    2013 TWENTY-EIGHTH ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION (APEC 2013), 2013, : 482 - 488