A space-efficient quantum computer simulator suitable for high-speed FPGA implementation

被引:8
|
作者
Frank, Michael P. [1 ]
Oniciuc, Liviu [1 ]
Meyer-Baese, Uwe H. [1 ]
Chiorescu, Irinel [2 ]
机构
[1] FAMU FSU Coll Engn, 2525 Pottsdamer St, Tallahassee, FL 32310 USA
[2] Natl High Magnet Field Lab, Tallahassee, FL 32310 USA
来源
基金
美国国家科学基金会;
关键词
Quantum computing; simulation; special-purpose architectures; FPGAs; embedded design;
D O I
10.1117/12.817924
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Conventional vector-based simulators for quantum computers are quite limited in the size of the quantum circuits they can handle, due to the worst-case exponential growth of even sparse representations of the full quantum state vector as a function of the number of quantum operations applied. However, this exponential-space requirement can be avoided by using general space-time tradeoffs long known to complexity theorists, which can be appropriately optimized for this particular problem in a way that also illustrates some interesting reformulations of quantum mechanics. In this paper, we describe the design and empirical space/time complexity measurements of a working software prototype of a quantum computer simulator that avoids excessive space requirements. Due to its space-efficiency, this design is well-suited to embedding in single-chip environments, permitting especially fast execution that avoids access latencies to main memory. We plan to prototype our design on a standard FPGA development board.
引用
收藏
页数:12
相关论文
共 50 条
  • [41] Implementation of high-speed up/down conversion FIR filter on FPGA
    Wang, Yong-Gang
    Shuju Caiji Yu Chuli/Journal of Data Acquisition and Processing, 2005, 20 (02): : 166 - 169
  • [42] High-speed implementation of fractal image compression in low cost FPGA
    Saad, A-M. H. Y.
    Abdullah, M. Z.
    MICROPROCESSORS AND MICROSYSTEMS, 2016, 47 : 429 - 440
  • [43] High-Speed FPGA Implementation of the SHA-1 Hash Function
    Lee, Je-Hoon
    Kim, Sang-Choon
    Song, Young-Jun
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2011, E94A (09) : 1873 - 1876
  • [44] An efficient high speed AES implementation using Traditional FPGA and LabVIEW FPGA platforms
    Rao, Muzaffar
    Kaknjo, Admir
    Omerdic, Edin
    Toal, Daniel
    Newe, Thomas
    2018 INTERNATIONAL CONFERENCE ON CYBER-ENABLED DISTRIBUTED COMPUTING AND KNOWLEDGE DISCOVERY (CYBERC 2018), 2018, : 93 - 100
  • [45] Space-efficient binary optimization for variational quantum computing
    Glos, Adam
    Krawiec, Aleksandra
    Zimboras, Zoltan
    NPJ QUANTUM INFORMATION, 2022, 8 (01)
  • [46] Space-efficient binary optimization for variational quantum computing
    Adam Glos
    Aleksandra Krawiec
    Zoltán Zimborás
    npj Quantum Information, 8
  • [47] High-Speed Post-Processing in Continuous-Variable Quantum Key Distribution Based on FPGA Implementation
    Yang, Shen-Shen
    Lu, Zhen-Guo
    Li, Yong-Min
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 2020, 38 (15) : 3935 - 3941
  • [48] Space-Efficient and Noise-Robust Quantum Factoring
    Ragavan, Seyoon
    Vaikuntanathan, Vinod
    ADVANCES IN CRYPTOLOGY - CRYPTO 2024, PT VI, 2024, 14925 : 107 - 140
  • [49] EFFICIENT FIR FILTER ARCHITECTURES SUITABLE FOR FPGA IMPLEMENTATION
    EVANS, JB
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1994, 41 (07): : 490 - 493
  • [50] Space-efficient FPGA-accelerated collision detection for virtual prototyping
    Raabe, Andreas
    Hochguertel, Stefan
    Zachmann, Gabriel
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 1541 - +