A space-efficient quantum computer simulator suitable for high-speed FPGA implementation

被引:8
|
作者
Frank, Michael P. [1 ]
Oniciuc, Liviu [1 ]
Meyer-Baese, Uwe H. [1 ]
Chiorescu, Irinel [2 ]
机构
[1] FAMU FSU Coll Engn, 2525 Pottsdamer St, Tallahassee, FL 32310 USA
[2] Natl High Magnet Field Lab, Tallahassee, FL 32310 USA
来源
基金
美国国家科学基金会;
关键词
Quantum computing; simulation; special-purpose architectures; FPGAs; embedded design;
D O I
10.1117/12.817924
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Conventional vector-based simulators for quantum computers are quite limited in the size of the quantum circuits they can handle, due to the worst-case exponential growth of even sparse representations of the full quantum state vector as a function of the number of quantum operations applied. However, this exponential-space requirement can be avoided by using general space-time tradeoffs long known to complexity theorists, which can be appropriately optimized for this particular problem in a way that also illustrates some interesting reformulations of quantum mechanics. In this paper, we describe the design and empirical space/time complexity measurements of a working software prototype of a quantum computer simulator that avoids excessive space requirements. Due to its space-efficiency, this design is well-suited to embedding in single-chip environments, permitting especially fast execution that avoids access latencies to main memory. We plan to prototype our design on a standard FPGA development board.
引用
收藏
页数:12
相关论文
共 50 条
  • [1] Efficient FPGA implementation of high-speed true random number generator
    Lu, Zhenguo
    Yang, Shenshen
    Liu, Jianqiang
    Wang, Xuyang
    Li, Yongmin
    REVIEW OF SCIENTIFIC INSTRUMENTS, 2021, 92 (02):
  • [2] Efficient Hardware Implementation of High-Speed Recursive Vedic Squaring Architecture on FPGA
    Bajaj, Jasmine
    Jajodia, Babita
    INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER AND ENERGY TECHNOLOGIES (ICECET 2021), 2021, : 2011 - 2016
  • [3] Space-efficient implementation of nested parallelism
    Narlikar, GJ
    Blelloch, GE
    ACM SIGPLAN NOTICES, 1997, 32 (07) : 25 - 36
  • [4] High-Speed FPGA Implementation for DWT of Lifting Scheme
    Wang, Wei
    Du, Zhiyun
    Zeng, Yong
    2009 5TH INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, NETWORKING AND MOBILE COMPUTING, VOLS 1-8, 2009, : 2096 - 2099
  • [5] High-speed FPGA Implementation of an Improved LMS Algorithm
    Dong, Xianglei
    Li, Huiyong
    Wang, Yu
    2013 INTERNATIONAL CONFERENCE ON COMPUTATIONAL PROBLEM-SOLVING (ICCP), 2013, : 342 - 345
  • [6] The Design and Implementation of High-Speed Codec Based on FPGA
    Ren, Weiji
    Liu, Hao
    2018 10TH INTERNATIONAL CONFERENCE ON COMMUNICATION SOFTWARE AND NETWORKS (ICCSN), 2018, : 427 - 432
  • [8] Design and Implementation of Simulator for AOS High-Speed Payload Multiplexer
    Liu Yuefeng
    Zhao Guangquan
    Peng Xiyuan
    PROCEEDINGS OF 2013 IEEE 11TH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS (ICEMI), 2013, : 285 - 290
  • [9] High-speed train timetable optimization based on space–time network model and quantum simulator
    Hui-Zhang Xu
    Jun-Hua Chen
    Xing-Chen Zhang
    Te-Er Lu
    Tian-Ze Gao
    Kai Wen
    Yin Ma
    Quantum Information Processing, 22
  • [10] Computation- and space-efficient implementation of SSA
    Korobeynikov, Anton
    STATISTICS AND ITS INTERFACE, 2010, 3 (03) : 357 - 368