Mapping Trigger Conditions onto Trigger Units during Post-silicon Validation and Debugging

被引:6
|
作者
Ko, Ho Fai [1 ]
Nicolici, Nicola [1 ]
机构
[1] McMaster Univ, Dept ECE, Hamilton, ON L8S 4K1, Canada
关键词
Post-silicon validation and debugging; trigger conditions; trigger units; ARCHITECTURE; COMPRESSION; HARDWARE;
D O I
10.1109/TC.2011.192
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
On-chip trigger units are employed for detecting events of interest during post-silicon validation and debugging. Their implementation constrains the trigger conditions that can be programmed at runtime. It is often the case that some trigger events of interest, which were not accounted for during design time, cannot be detected due to the constraints imposed by the hardware implementation of the trigger units. To address this issue, we present architectural features that can be included into the trigger units and discuss the algorithmic approach for automatically mapping trigger conditions onto the trigger units.
引用
收藏
页码:1563 / 1575
页数:13
相关论文
共 50 条
  • [1] Hierarchical Trigger Generation for Post-silicon Debugging
    Neishaburi, M. H.
    Zilic, Zeljko
    2011 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2011, : 378 - 381
  • [2] On a New Mechanism of Trigger Generation for Post-Silicon Debugging
    Neishaburi, M. H.
    Zilic, Zeljko
    IEEE TRANSACTIONS ON COMPUTERS, 2014, 63 (09) : 2330 - 2342
  • [3] Resource-Efficient Programmable Trigger Units for Post-Silicon Validation
    Ko, Ho Fai
    Nicolici, Nicola
    ETS 2009: EUROPEAN TEST SYMPOSIUM, PROCEEDINGS, 2009, : 17 - 22
  • [4] On automated trigger event generation in post-silicon validation
    Ko, Ho Fai
    Nicolici, Nicola
    2008 DESIGN, AUTOMATION AND TEST IN EUROPE, VOLS 1-3, 2008, : 1328 - 1331
  • [5] A Methodology for SAT-based Electrical Error Debugging during Post-silicon Validation
    Kumar, Binod
    Fujita, Masahiro
    Singh, Virendra
    2019 32ND INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2019 18TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2019, : 389 - 394
  • [6] Trace Signal Selection for Debugging Electrical Errors in Post-Silicon Validation
    Liu, Xiao
    Xu, Qiang
    ITC: 2009 INTERNATIONAL TEST CONFERENCE, 2009, : 625 - 625
  • [7] Automating post-silicon debugging and repair
    Chang, Kai-Hui
    Markov, Igor L.
    Bertacco, Valeria
    IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 2007, : 91 - 98
  • [8] Robust Event Trigger Generation For Post Silicon Validation
    Diware, Sumit
    Krishna, Sharath B.
    2017 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS-ASIA (ICCE-ASIA), 2017, : 92 - 95
  • [9] On Trace Buffer Reuse-Based Trigger Generation in Post-Silicon Debug
    Cheng, Yun
    Li, Huawei
    Wang, Ying
    Shen, Haihua
    Liu, Bo
    Li, Xiaowei
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2018, 37 (10) : 2166 - 2179
  • [10] An Automatic Method of Mapping I/O Sequences of Chip Execution onto High-level Design for Post-Silicon Debugging
    Lee, Yeonbok
    Matsumoto, Takeshi
    Fujita, Masahiro
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2011, E94A (07) : 1519 - 1529