共 50 条
- [43] A new fast algorithm for 8 x 8 2-D DCT and its VLSI implementation PROCEEDINGS OF 2005 IEEE INTERNATIONAL WORKSHOP ON VLSI DESIGN AND VIDEO TECHNOLOGY, 2005, : 179 - 182
- [44] Cost-effective novel flexible cell-level systolic architecture for high throughput implementation of 2-D FIR filters IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 1996, 143 (06): : 436 - 439
- [45] Transposed-Memory Free Implementation for Cost-Effective 2D-DCT Processor JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2010, 58 (02): : 161 - 172
- [46] Transposed-Memory Free Implementation for Cost-Effective 2D-DCT Processor Journal of Signal Processing Systems, 2010, 58 : 161 - 172
- [49] New cost-effective VLSI implementation of 2-D discrete cosine transform and its inverse VISUAL COMMUNICATIONS AND IMAGE PROCESSING 2001, 2001, 4310 : 308 - 319
- [50] A Fast Algorithm-Based Cost-Effective and Hardware-Efficient Unified Architecture Design of 4 × 4, 8 × 8, 16 × 16, and 32 × 32 Inverse Core Transforms for HEVC Journal of Signal Processing Systems, 2016, 82 : 69 - 89