A cost-effective 8x8 2-D IDCT core processor with folded architecture

被引:0
|
作者
Chen, TH [1 ]
机构
[1] Nan Tai Inst Technol, Dept Elect Engn, Tainan, Taiwan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A dedicated cost-effective core processor of the 8x8 two-dimensional (2-D) inverse discrete transform (IDCT) architecture based on the direct realization approach is proposed. The folding scheme is developed to obtain a low gate-count and high throughput. The experimental result shows that the chip's throughput is one pixel per clock cycle with a structure of 78K transistors, which reveals that the low cost on VLSI implementation is more attractive than most of previously reported chips. With 0.6 mu m CMOS, double metal technology, the chip is a standard-cell implementation and requires a core size of 4.4x2.8 mm(2), and is able to operate at a clock rate of more than 100 MHz.
引用
收藏
页码:333 / 339
页数:7
相关论文
共 50 条
  • [41] A fast and concise parallel implementation of the 8x8 2D forward and inverse DCTs using halide
    Johnson, Martin
    Playne, Daniel
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2022, 163 : 20 - 29
  • [42] Computation of 2D 8x8 DCT Based on the Loeffler Factorization Using Algebraic Integer Encoding
    Coelho, Diego F. G.
    Nimmalapalli, Sushmabhargavi
    Dimitrov, Vassil S.
    Madanayake, Arjuna
    Cintra, Renato J.
    Tisserand, Arnaud
    IEEE TRANSACTIONS ON COMPUTERS, 2018, 67 (12) : 1692 - 1702
  • [43] A new fast algorithm for 8 x 8 2-D DCT and its VLSI implementation
    Tian, M
    Li, GJ
    Peng, QZ
    PROCEEDINGS OF 2005 IEEE INTERNATIONAL WORKSHOP ON VLSI DESIGN AND VIDEO TECHNOLOGY, 2005, : 179 - 182
  • [44] Cost-effective novel flexible cell-level systolic architecture for high throughput implementation of 2-D FIR filters
    Mohanty, BK
    Meher, PK
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 1996, 143 (06): : 436 - 439
  • [45] Transposed-Memory Free Implementation for Cost-Effective 2D-DCT Processor
    Hsia, Shih-Chang
    Tsai, Chin-Feng
    Wang, Szu-Hong
    Hung, King-Chu
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2010, 58 (02): : 161 - 172
  • [46] Transposed-Memory Free Implementation for Cost-Effective 2D-DCT Processor
    Shih-Chang Hsia
    Chin-Feng Tsai
    Szu-Hong Wang
    King-Chu Hung
    Journal of Signal Processing Systems, 2010, 58 : 161 - 172
  • [47] Thermoelectric Performance Enhancement of the Cost-Effective Phosphide ZnCu2P8
    Mark, Justin
    Mori, Takao
    ACS APPLIED ENERGY MATERIALS, 2021, 4 (05) : 4861 - 4866
  • [48] New cost-effective VLSI implementation of a 2-D discrete cosine transform and its inverse
    Gong, D
    He, Y
    Cao, ZG
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2004, 14 (04) : 405 - 415
  • [49] New cost-effective VLSI implementation of 2-D discrete cosine transform and its inverse
    Gong, DN
    He, Y
    VISUAL COMMUNICATIONS AND IMAGE PROCESSING 2001, 2001, 4310 : 308 - 319
  • [50] A Fast Algorithm-Based Cost-Effective and Hardware-Efficient Unified Architecture Design of 4 × 4, 8 × 8, 16 × 16, and 32 × 32 Inverse Core Transforms for HEVC
    Chia-Wei Chang
    Hao-Fan Hsu
    Chih-Peng Fan
    Chung-Bin Wu
    Robert Chen-Hao Chang
    Journal of Signal Processing Systems, 2016, 82 : 69 - 89