PAQCS: Physical Design-Aware Fault-Tolerant Quantum Circuit Synthesis

被引:43
|
作者
Lin, Chia-Chun [1 ]
Sur-Kolay, Susmita [2 ]
Jha, Niraj K. [3 ]
机构
[1] Synopsys, Mountain View, CA 94043 USA
[2] Indian Stat Inst, Adv Comp & Microelect Unit, Kolkata 700108, India
[3] Princeton Univ, Dept Elect Engn, Princeton, NJ 08544 USA
关键词
Placement; quantum computing; quantum logic synthesis; routing;
D O I
10.1109/TVLSI.2014.2337302
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Quantum circuits consist of a cascade of quantum gates. In a physical design-unaware quantum logic circuit, a gate is assumed to operate on an arbitrary set of quantum bits (qubits), without considering the physical location of the qubits. However, in reality, physical qubits have to be placed on a grid. Each node of the grid represents a qubit. The grid implements the architecture of the quantum computer. A physical constraint often imposed is that quantum gates can only operate on adjacent qubits on the grid. Hence, a communication channel needs to be built if the qubits in the logical circuit are not adjacent. In this paper, we introduce a tool called the physical design-aware fault-tolerant quantum circuit synthesis (PAQCS). It contains two algorithms: one for physical qubit placement and another for routing of communications. With the help of these two algorithms, the overhead of converting a logical to a physical circuit is reduced by 30.1%, on an average, relative to previous work. The optimization algorithms in PAQCS are evaluated on circuits implemented using quantum operations supported by two different quantum physical machine descriptions and three quantum error-correcting codes. They reduce the number of primitive operations by 11.5%-68.6%, and the number of execution cycles by 16.9%-59.4%.
引用
收藏
页码:1221 / 1234
页数:14
相关论文
共 50 条
  • [41] Design Tools for Implementing Self-Aware and Fault-Tolerant Systems on FPGAs
    Beckhoff, Christian
    Koch, Dirk
    Torresen, Jim
    ACM TRANSACTIONS ON RECONFIGURABLE TECHNOLOGY AND SYSTEMS, 2014, 7 (02)
  • [42] A Fault-Tolerant and Reconfigurable Control Framework: Modeling, Design, and Synthesis
    Tahiri, Imane
    Philippot, Alexandre
    Carre-Menetrier, Veronique
    Riera, Bernard
    PROCESSES, 2023, 11 (03)
  • [43] Hardware Design and Fault-Tolerant Synthesis for Digital Acoustofluidic Biochips
    Zhong, Zhanwei
    Zhu, Haodong
    Zhang, Peiran
    Morizio, James
    Huang, Tony Jun
    Chakrabarty, Krishnendu
    IEEE TRANSACTIONS ON BIOMEDICAL CIRCUITS AND SYSTEMS, 2020, 14 (05) : 1065 - 1078
  • [44] Evolutionary Design of Fault-Tolerant Digital Circuit Based on Cartesian Genetic Programming
    李丹阳
    蔡金燕
    朱赛
    孟亚峰
    Journal of Donghua University(English Edition), 2016, 33 (02) : 231 - 234
  • [45] Design of fault-tolerant eversible Vedic multiplier in quantum cellular automata
    Kamaraj, A.
    Marichamy, P.
    JOURNAL OF THE NATIONAL SCIENCE FOUNDATION OF SRI LANKA, 2019, 47 (04): : 371 - 382
  • [47] Utilizing a Novel Universal Quantum Gate in the Design of Fault-Tolerant Architecture
    Misra, Neeraj Kumar
    Bhoi, Bandan Kumar
    Kassa, Sankit Ramkrishna
    Nano Communication Networks, 2024, 39
  • [48] Utilizing a Novel Universal Quantum Gate in the Design of Fault-Tolerant Architecture
    Misra, Neeraj Kumar
    Bhoi, Bandan Kumar
    Kassa, Sankit Ramkrishna
    NANO COMMUNICATION NETWORKS, 2024, 39
  • [49] Fault-tolerant quantum reversible full adder/subtractor: Design and implementation
    Mirizadeh, Seyyed Mohammad Amir
    Asghari, Parvaneh
    OPTIK, 2022, 253
  • [50] Analytical synthesis of MIMO fault-tolerant control systems with simplified circuit implementation
    E. Yu. Zybin
    V. V. Kos’yanchuk
    Journal of Computer and Systems Sciences International, 2010, 49 : 105 - 114