PAQCS: Physical Design-Aware Fault-Tolerant Quantum Circuit Synthesis

被引:43
|
作者
Lin, Chia-Chun [1 ]
Sur-Kolay, Susmita [2 ]
Jha, Niraj K. [3 ]
机构
[1] Synopsys, Mountain View, CA 94043 USA
[2] Indian Stat Inst, Adv Comp & Microelect Unit, Kolkata 700108, India
[3] Princeton Univ, Dept Elect Engn, Princeton, NJ 08544 USA
关键词
Placement; quantum computing; quantum logic synthesis; routing;
D O I
10.1109/TVLSI.2014.2337302
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Quantum circuits consist of a cascade of quantum gates. In a physical design-unaware quantum logic circuit, a gate is assumed to operate on an arbitrary set of quantum bits (qubits), without considering the physical location of the qubits. However, in reality, physical qubits have to be placed on a grid. Each node of the grid represents a qubit. The grid implements the architecture of the quantum computer. A physical constraint often imposed is that quantum gates can only operate on adjacent qubits on the grid. Hence, a communication channel needs to be built if the qubits in the logical circuit are not adjacent. In this paper, we introduce a tool called the physical design-aware fault-tolerant quantum circuit synthesis (PAQCS). It contains two algorithms: one for physical qubit placement and another for routing of communications. With the help of these two algorithms, the overhead of converting a logical to a physical circuit is reduced by 30.1%, on an average, relative to previous work. The optimization algorithms in PAQCS are evaluated on circuits implemented using quantum operations supported by two different quantum physical machine descriptions and three quantum error-correcting codes. They reduce the number of primitive operations by 11.5%-68.6%, and the number of execution cycles by 16.9%-59.4%.
引用
收藏
页码:1221 / 1234
页数:14
相关论文
共 50 条
  • [1] A Fault-Tolerant Combinational Circuit Design
    Ostanin, S.
    Kirienko, I.
    Lavrov, V.
    PROCEEDINGS OF 2015 IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS), 2015,
  • [2] Resource Optimal Realization of Fault-Tolerant Quantum Circuit
    Kole, Abhoy
    Sengupta, Indranil
    2020 IEEE INTERNATIONAL TEST CONFERENCE INDIA (ITC INDIA), 2020, : 9 - 18
  • [3] FTQLS: Fault-Tolerant Quantum Logic Synthesis
    Lin, Chia-Chun
    Chakrabarti, Amlan
    Jha, Niraj K.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (06) : 1350 - 1363
  • [4] Nearest-Neighbor and Fault-Tolerant Quantum Circuit Implementation
    Biswal, Laxmidhar
    Bandyopadhyay, Chandan
    Chattopadhyay, Anupam
    Wille, Robert
    Drechsler, Rolf
    Rahaman, Hafizur
    2016 IEEE 46TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC (ISMVL 2016), 2016, : 156 - 161
  • [5] Design of a Transmission-Aware Fault-Tolerant CAN Network
    Zhou, Mi
    Li, Renfu
    Shang, Lihong
    Zhang, Lei
    INTERNET AND DISTRIBUTED COMPUTING SYSTEMS, IDCS 2013, 2013, 8223 : 351 - 361
  • [6] Towards Fault-tolerant Design of Quaternary Quantum Arithmetic
    Zhu, Yunchen
    Yang, Ruixuan
    Gu, Yuhang
    Gu, Fangtian
    Kong, Lingyi
    Li, He
    8TH INTERNATIONAL TEST CONFERENCE IN ASIA, ITC-ASIA 2024, 2024,
  • [7] Design and Implementation of Quantum Circuits for Fault-Tolerant Architectures
    Prousalis, Konstantinos
    Konofaos, Nikos
    2017 4TH PANHELLENIC CONFERENCE ON ELECTRONICS AND TELECOMMUNICATIONS (PACET), 2017, : 173 - 176
  • [8] A Fault-tolerant Sequential Circuit Design for Soft Errors Based on Fault-Secure Circuit
    Ostanin, S.
    Matrosova, A.
    Butorina, N.
    Lavrov, V.
    PROCEEDINGS OF 2016 IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS), 2016,
  • [9] Synthesis Techniques for Fault-tolerant Quantum Circuit Implementation using Clifford+ZN-group
    Biswal, Laxmidhar
    Bhattacharjee, Debjyoti
    Chakrabarti, Amlan
    Chattopadhyay, Anupam
    ACM TRANSACTIONS ON QUANTUM COMPUTING, 2024, 5 (03):
  • [10] Fault-tolerant quantum metrology
    Kapourniotis, Theodoros
    Datta, Animesh
    PHYSICAL REVIEW A, 2019, 100 (02)