Hardware-efficient approximate logarithmic division with improved accuracy

被引:9
|
作者
Subhasri, Chitlu [1 ]
Jammu, Bhaskara Rao [1 ]
Guna Sekhar Sai Harsha, L. [1 ]
Bodasingi, Nalini [2 ]
Samoju, Visweswara Rao [1 ]
机构
[1] GVP Coll Engn A, Dept ECE, Visakhapatnam, Andhra Pradesh, India
[2] JNTUK UCEV, Dept ECE, Kakinada, India
关键词
approximate computing; inexact adder; logarithmic division; low power consumption; VLSI IMPLEMENTATION; MULTIPLICATION; ALGORITHM; DESIGN;
D O I
10.1002/cta.2900
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Among all the arithmetic operations, division operation takes most of the clock cycles resulting in more path delay and higher power consumption. Many algorithms, including logarithmic division (LD), have been implemented to reduce the critical path delay and power consumption of division operation. However, there is a high possibility to further reduce these vital issues by using the novel approximate LD (ALD) algorithm. In the proposed ALD, a truncation adder is used for mantissa addition. Using this adder, the power delay product (PDP) and normalized mean error distance (NMED) are minimized. From the error analysis and hardware evaluation, it is observed that the proposed ALD using truncation adder (ALD-TA) with an appropriate number of inexact bits achieve lower power consumption and higher accuracy than existing LDs with exact units. The normalized mean error distance of 8-, 16-, and 32-bit ALD-TA is compared with LDs of same bits and observed a decrease of up to 21%, 20%, and 21%, and the PDP has a reduction of up to 33%, 51%, and 72%, respectively. Application of ALD-TA to image processing shows that high performance can be achieved by using ALDs than exact LDs.
引用
收藏
页码:128 / 141
页数:14
相关论文
共 50 条
  • [41] Hardware-Efficient Data Imputation through DBMS Extensibility
    Mohr-Daurat, Hubert
    Theodorakis, Georgios
    Pirk, Holger
    PROCEEDINGS OF THE VLDB ENDOWMENT, 2024, 17 (11): : 3497 - 3510
  • [42] Hardware-efficient variational quantum algorithms for time evolution
    Benedetti, Marcello
    Fiorentini, Mattia
    Lubasch, Michael
    PHYSICAL REVIEW RESEARCH, 2021, 3 (03):
  • [43] Hardware-efficient imperfection compensation for coherent receiver frontend
    Ju, Cheng
    Liu, Na
    Li, Changhong
    Wang, Zaipeng
    OPTICAL FIBER TECHNOLOGY, 2020, 58
  • [44] Hardware-Efficient Compressed Sensing Encoder Designs for WBSNs
    Sheng, Jiayi
    Yang, Chen
    Herbordt, Martin C.
    2015 IEEE HIGH PERFORMANCE EXTREME COMPUTING CONFERENCE (HPEC), 2015,
  • [45] Hardware-efficient tree expansion for MIMO symbol detection
    Kong, B. Y.
    Park, I. -C.
    ELECTRONICS LETTERS, 2013, 49 (03) : 226 - 227
  • [46] Hardware-Efficient Signal Detection for Ambient Backscattering Communications
    Tao, Yiwen
    Li, Bin
    Zhao, Chenglin
    Liang, Ying-Chang
    IEEE COMMUNICATIONS LETTERS, 2019, 23 (12) : 2196 - 2199
  • [47] A new hardware-efficient architecture for programmable FIR filters
    Lee, HR
    Jen, CW
    Liu, CM
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1996, 43 (09): : 637 - 644
  • [48] A Hardware-Efficient Perturbation Method to the Digital Tent Map
    Nardo, Lucas
    Nepomuceno, Erivelton
    Munoz, Daniel
    Butusov, Denis
    Arias-Garcia, Janier
    ELECTRONICS, 2023, 12 (08)
  • [49] A Hardware-Efficient Parallel Architecture for HEVC Deblocking Filter
    Ayadi, Lella Aicha
    Boubakri, Wided
    Loukil, Hassen
    Masmoudi, Nouri
    2019 16TH INTERNATIONAL MULTI-CONFERENCE ON SYSTEMS, SIGNALS & DEVICES (SSD), 2019, : 669 - 673
  • [50] Hardware-Efficient Image Enhancement with Bilateral Tone Adjustment
    Ke, Wei-Ming
    Chiu, Ching-Te
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 3365 - 3368