Hardware-efficient approximate logarithmic division with improved accuracy

被引:9
|
作者
Subhasri, Chitlu [1 ]
Jammu, Bhaskara Rao [1 ]
Guna Sekhar Sai Harsha, L. [1 ]
Bodasingi, Nalini [2 ]
Samoju, Visweswara Rao [1 ]
机构
[1] GVP Coll Engn A, Dept ECE, Visakhapatnam, Andhra Pradesh, India
[2] JNTUK UCEV, Dept ECE, Kakinada, India
关键词
approximate computing; inexact adder; logarithmic division; low power consumption; VLSI IMPLEMENTATION; MULTIPLICATION; ALGORITHM; DESIGN;
D O I
10.1002/cta.2900
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Among all the arithmetic operations, division operation takes most of the clock cycles resulting in more path delay and higher power consumption. Many algorithms, including logarithmic division (LD), have been implemented to reduce the critical path delay and power consumption of division operation. However, there is a high possibility to further reduce these vital issues by using the novel approximate LD (ALD) algorithm. In the proposed ALD, a truncation adder is used for mantissa addition. Using this adder, the power delay product (PDP) and normalized mean error distance (NMED) are minimized. From the error analysis and hardware evaluation, it is observed that the proposed ALD using truncation adder (ALD-TA) with an appropriate number of inexact bits achieve lower power consumption and higher accuracy than existing LDs with exact units. The normalized mean error distance of 8-, 16-, and 32-bit ALD-TA is compared with LDs of same bits and observed a decrease of up to 21%, 20%, and 21%, and the PDP has a reduction of up to 33%, 51%, and 72%, respectively. Application of ALD-TA to image processing shows that high performance can be achieved by using ALDs than exact LDs.
引用
收藏
页码:128 / 141
页数:14
相关论文
共 50 条
  • [1] A Hardware-Efficient Logarithmic Multiplier with Improved Accuracy
    Ansari, Mohammad Saeed
    Cockburn, Bruce F.
    Han, Jie
    2019 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2019, : 928 - 931
  • [2] HEALM: Hardware-Efficient Approximate Logarithmic Multiplier with Reduced Error
    Yu, Shuyuan
    Tasnim, Maliha
    Tan, Sheldon X. -D.
    27TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, ASP-DAC 2022, 2022, : 37 - 42
  • [3] Approximate Compressed Sensing for Hardware-Efficient Image Compression
    Kadiyala, Sai Praveen
    Pudi, Vikram Kumar
    Lam, Siew-Kei
    2017 30TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2017, : 340 - 345
  • [4] An Efficient Hardware Approach for Approximate Logarithmic Computation
    Ahmed, Syed Ershad
    Sri Krishna, Yerasuri Mohana
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (09)
  • [5] A Design Framework for Hardware-Efficient Logarithmic Floating-Point Multipliers
    Zhang, Tingting
    Niu, Zijing
    Han, Jie
    IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2024, 12 (04) : 991 - 1001
  • [6] Hardware-efficient approximate multiplier architectures for media processing applications
    Uppugunduru, Anil Kumar
    Ahmed, Syed Ershad
    CIRCUIT WORLD, 2022, 48 (02) : 223 - 232
  • [7] High Performance and Hardware-Efficient Approximate BPF Decoder for Polar codes
    Cui, Yuxuan
    Yan, Chenggang
    Liu, Weiqiang
    2023 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS, 2023,
  • [8] Error-Aware Design Procedure to Implement Hardware-Efficient Logarithmic Circuits
    Loukrakpam, Merin
    Choudhury, Madhuchhanda
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (05) : 851 - 855
  • [9] Hardware-efficient schemes for logarithmic approximation and binary search with application to visibility graph construction
    Kei, LS
    Sridharan, K
    Srikanthan, T
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2004, 51 (06) : 1346 - 1348
  • [10] Hardware-efficient systolic architecture for inversion and division in GF(2m)
    Guo, JH
    Wang, CL
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 1998, 145 (04): : 272 - 278