High-quality ISA synthesis for low-power cache designs in embedded microprocessors

被引:3
|
作者
Cheng, AC
Tyson, GS
机构
[1] Univ Michigan, Dept Elect Engn & Comp Sci, Ann Arbor, MI 48109 USA
[2] Florida State Univ, Dept Comp Sci, Tallahassee, FL 32306 USA
关键词
D O I
10.1147/rd.502.0299
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Energy efficiency, performance, area, and cost are critical concerns in designing microprocessors for embedded systems, such as portable handheld computing and personal telecommunication devices. This work introduces framework-based instruction set architecture (ISA) synthesis, which reduces code size and energy consumption by tailoring the instruction set to the requirement of a targeted application. This is achieved by replacing the fixed instruction and register decoding of general-purose embedded processors with programmable decoders that call achieve application-specific processor performance, low energy consumption, and smaller code size while maintaining the fabrication advantages of a mass-produced single-chip solution. Experimental results show that our synthesized instruction set results in significant power reduction in the L1 instruction cache compared with ARM (R) instructions.
引用
收藏
页码:299 / 309
页数:11
相关论文
共 50 条
  • [41] Trends in high-performance, low-power cache memory architectures
    Inoue, Koji
    Moshnyaga, Vasily G.
    Murakami, Kazuaki
    IEICE Transactions on Electronics, 2002, E85-C (02) : 304 - 314
  • [42] MicroPower: Towards Low-Power Microprocessors with Reversible Computing
    Axelsen, Holger Bock
    Gluck, Robert
    De Vos, Alexis
    Thomsen, Michael Kirkedal
    ERCIM NEWS, 2009, (79): : 20 - 21
  • [43] Low-cost low-power approximated VLSI architecture for high-quality image scaling in mobile devices
    Midde, Venkata Siva
    Jayakumar, E. P.
    JOURNAL OF REAL-TIME IMAGE PROCESSING, 2023, 20 (01)
  • [44] Low-cost low-power approximated VLSI architecture for high-quality image scaling in mobile devices
    Venkata Siva Midde
    E. P. Jayakumar
    Journal of Real-Time Image Processing, 2023, 20
  • [45] FOS: a low-power cache organization for multicores
    Puche, Jose
    Petit, Salvador
    Sahuquillo, Julio
    Engracia Gomez, Maria
    JOURNAL OF SUPERCOMPUTING, 2019, 75 (10): : 6542 - 6573
  • [46] FOS: a low-power cache organization for multicores
    José Puche
    Salvador Petit
    Julio Sahuquillo
    María Engracia Gómez
    The Journal of Supercomputing, 2019, 75 : 6542 - 6573
  • [47] Dynamical reconfigurable cache architecture with low-power
    Chen, Liming
    Zou, Xuecheng
    Lei, Jianming
    Liu, Zhenglin
    Huazhong Keji Daxue Xuebao (Ziran Kexue Ban)/Journal of Huazhong University of Science and Technology (Natural Science Edition), 2008, 36 (09): : 29 - 32
  • [48] Choosing a DSP for low-power designs
    Electronic Products (Garden City, New York), 1999, 41 (11): : 59 - 60
  • [49] Low-power context-based adaptive binary arithmetic encoder using an embedded cache
    Lei, S. -F.
    Lo, C. -C.
    Kuo, C. -C.
    Shieh, M. -D.
    IET IMAGE PROCESSING, 2012, 6 (04) : 309 - 317
  • [50] Dynamic and Application-Driven I-Cache Partitioning for Low-Power Embedded Multitasking
    Paul, Mathew
    Petrov, Peter
    2009 IEEE 7TH SYMPOSIUM ON APPLICATION SPECIFIC PROCESSORS (SASP 2009), 2009, : 101 - 106