Statistical estimation of correlated leakage power variation and its application to leakage-aware design

被引:0
|
作者
Ashouei, M [1 ]
Chatterjee, A [1 ]
Singh, AD [1 ]
De, V [1 ]
Mak, TM [1 ]
机构
[1] Georgia Inst Technol, Atlanta, GA 30332 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Process parameter variations cause large changes in the delay and the leakage power consumption of scaled nanometer CMOS circuits. It has been shown that the layout of a circuit can significantly affect the variation in leakage power by controlling the effect of spatially correlated across-die process variations. In this paper, a method, which efficiently estimates the distribution of leakage power variation caused by correlated process variations, is proposed. The accuracy of the method was validated by comparing the estimated leakage power distribution with Monte Carlo simulation results on ISCAS benchmark circuits. Furthermore, it is shown how the method can be used as a guideline to determine the best possible layout of a circuit.
引用
收藏
页码:606 / 612
页数:7
相关论文
共 50 条
  • [41] Process variation aware cache leakage management
    Meng, Ke
    Joseph, Russ
    ISLPED '06: PROCEEDINGS OF THE 2006 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2006, : 262 - 267
  • [42] LEAKAGE-AWARE SCRATCH-PAD MEMORY BANKING FOR EMBEDDED MULTIDIMENSIONAL SIGNAL PROCESSING
    Balasa, Florin
    Abuaesh, Noha
    Gingu, Cristian V.
    Nasui, Doru V.
    2014 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING (ICASSP), 2014,
  • [43] Platform-Dependent, Leakage-Aware Control of the Driving Current of Embedded Thermoelectric Coolers
    Dousti, Mohammad Javad
    Pedram, Massoud
    2013 IEEE INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2013, : 311 - 316
  • [44] Leakage-Aware Dynamic Scheduling for Real-Time Adaptive Applications on Multiprocessor Systems
    Yu, Heng
    Veeravalli, Bharadwaj
    Ha, Yajun
    PROCEEDINGS OF THE 47TH DESIGN AUTOMATION CONFERENCE, 2010, : 493 - 498
  • [45] A leakage aware design methodology for power-gated programmable architectures
    Subramanian, Narayan
    Bharadwaj, Rajarshee
    Bhatia, Dinesh
    2006 IEEE INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE TECHNOLOGY, PROCEEDINGS, 2006, : 301 - +
  • [46] Procrastination for leakage-aware rate-monotonic scheduling on a dynamic voltage scaling processor
    Chen, Jian-Jia
    Kuo, Tei-Wei
    ACM SIGPLAN NOTICES, 2006, 41 (07) : 153 - 162
  • [47] A Leakage-Aware CS/CB Scheme for Heterogeneous CoMP Networks with Layered Limited Feedback
    Peng, Bijun
    Chen, Wei
    Zhang, Yu
    Lei, Ming
    Cao, Zhigang
    Zhou, Sheng
    IEICE TRANSACTIONS ON COMMUNICATIONS, 2013, E96B (01) : 363 - 366
  • [48] Defocus-aware leakage estimation and control
    Kahng, Andrew B.
    Muddu, Swamy
    Sharma, Puneet
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, 27 (02) : 230 - 240
  • [49] Defocus-aware leakage estimation and control
    Kahng, AB
    Muddu, S
    Sharma, P
    ISLPED '05: PROCEEDINGS OF THE 2005 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2005, : 263 - 268
  • [50] LADIO: Leakage-Aware Direct I/O for I/O-Intensive Workloads
    Jeong, Ipoom
    Lou, Jiaqi
    Son, Yongseok
    Park, Yongjoo
    Yuan, Yifan
    Kim, Nam Sung
    IEEE COMPUTER ARCHITECTURE LETTERS, 2023, 22 (02) : 77 - 80