77 GHz phase-locked loop for automobile radar system in 90-nm CMOS technology

被引:3
|
作者
Lin, Yo-Sheng [1 ]
Lan, Kai-Siang [1 ]
Wang, Chien-Chin [1 ]
Lin, Hsin-Chen [1 ]
机构
[1] Natl Chi Nan Univ, Dept Elect Engn, Puli, Taiwan
关键词
CMOS; injection-locked frequency divider (ILFD); phase and frequency detector (PFD); phase-locked loop (PLL); voltage-controlled oscillator (VCO); FREQUENCY-DIVIDER; VCO;
D O I
10.1002/mop.31013
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The design and implementation of a 77 GHz phase-locked loop (PLL) for automobile radar system in 90 nm CMOS technology is demonstrated. To enhance the operation frequency range of the voltage-controlled oscillator in the PLL, reversely tunable LC source degeneration technique is adopted. To improve the frequency locking range of the divide-by-3 injection-locked frequency divider in the PLL, a parallel inductor is used to parallel resonate the parasitic capacitance of the cross-coupled transistors. In addition, a phase and frequency detector with enhanced D flip flops is used to effectively reduce the dead zone. The PLL consumes only 49.6 mW and exhibits an operation range of 2.4 GHz (76.8 approximate to 79.2 GHz) and reference sidebands of <-56 dBc. The chip area of the PLL is only 0.656 mm(2) excluding the test pads.
引用
收藏
页码:546 / 555
页数:10
相关论文
共 50 条
  • [11] A Design of an Area-Efficient 10-GHz Phase-Locked Loop for Source-Synchronous, Multi-Channel Links in 90-nm CMOS Technology
    Bae, Woorham
    Jeong, Deog-Kyoon
    Yoo, Byoung-Joo
    PROCEEDINGS OF THE 2014 IEEE 17TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS), 2014, : 55 - 58
  • [12] A 132.6-GHz Phase-Locked Loop in 65 nm Digital CMOS
    Lin, Bo-Yu
    Liu, Shen-Iuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2011, 58 (10) : 617 - 621
  • [13] A 31–45.5 GHz injection-locked frequency divider in 90-nm CMOS technology
    Fa-en Liu
    Zhi-gong Wang
    Zhi-qun Li
    Qin Li
    Lu Tang
    Ge-liang Yang
    Journal of Zhejiang University SCIENCE C, 2014, 15 : 1183 - 1189
  • [14] Optimized Charge Pump and Nonlinear Phase Frequency Detector for a Ka-Band Phase-Locked Loop in 90-nm CMOS Process
    Tang, Lu
    Wang, Zhigong
    Fan, Tiantian
    Liu, Faen
    Zhang, Changchun
    IEICE TRANSACTIONS ON ELECTRONICS, 2019, E102C (11): : 825 - 832
  • [15] A 1.5 GHz phase-locked loop with leakage current suppression in 65 nm CMOS
    Chang, J. -Y.
    Liu, S. -I.
    IET CIRCUITS DEVICES & SYSTEMS, 2009, 3 (06) : 350 - 358
  • [16] A 9.99 mW Low-Noise Amplifier for 60 GHz WPAN System and 77 GHz Automobile Radar System in 90 nm CMOS
    Lin, Yo-Sheng
    Lee, Chien-Yo
    Chen, Chih-Chung
    2015 IEEE RADIO AND WIRELESS SYMPOSIUM (RWS), 2015, : 65 - 67
  • [17] A 31-45.5 GHz injection-locked frequency divider in 90-nm CMOS technology
    Liu, Fa-en
    Wang, Zhi-gong
    Li, Zhi-qun
    Li, Qin
    Tang, Lu
    Yang, Ge-liang
    JOURNAL OF ZHEJIANG UNIVERSITY-SCIENCE C-COMPUTERS & ELECTRONICS, 2014, 15 (12): : 1183 - 1189
  • [18] A 77 GHz 90 nm CMOS Transceiver for FMCW Radar Applications
    Mitomo, Toshiya
    Ono, Naoko
    Hoshino, Hiroaki
    Yoshihara, Yoshiaki
    Watanabe, Osamu
    Seto, Ichiro
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (04) : 928 - 937
  • [19] A 77 GHz 90 nm CMOS Transceiver for FMCW Radar Applications
    Mitomo, Toshiya
    Ono, Naoko
    Hoshino, Hiroaki
    Yoshihara, Yoshiaki
    Watanabe, Osamu
    Seto, Ichiro
    2009 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2009, : 246 - +
  • [20] A Leakage-Current-Recycling Phase-Locked Loop in 65 nm CMOS Technology
    Lee, I-Ting
    Tsai, Yun-Ta
    Liu, Shen-Iuan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (11) : 2693 - 2700