Scalable Hardware Efficient Architecture for Parallel FIR Filters with Symmetric Coefficients

被引:2
|
作者
Ye, Jinghao [1 ]
Yanagisawa, Masao [2 ]
Shi, Youhua [2 ]
机构
[1] NVIDIA Semicond Technol Shanghai Co Ltd, Shanghai 200001, Peoples R China
[2] Waseda Univ, Fac Sci & Engn, Tokyo 1698555, Japan
关键词
FIR filter; symmetric transposed FIR; hardware efficient; high-speed signal processing; POWER; REALIZATION; ORDER;
D O I
10.3390/electronics11203272
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Symmetric convolutions can be utilized for potential hardware resource reduction. However, they have not been realized in state-of-the-art transposed block FIR designs. Therefore, we explore the feasibility of symmetric convolution in transposed parallel FIRs and propose a scalable hardware efficient parallel architecture. The proposed design inserts delay elements after multipliers for temporal reuse of intermediate tap products. By doing this, the number of required multipliers can be reduced by half. As a result, we can achieve up to 3.2x and 1.64x area efficiency improvements over the modern transposed block method on reconfigurable and fixed designs, respectively. These results confirm the effectiveness of the proposed STB-FIR architecture for hardware-efficient, high-speed signal processing.
引用
收藏
页数:14
相关论文
共 50 条
  • [21] Efficient residue arithmetic based parallel fixed coefficient FIR filters
    Conway, Richard
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 1484 - 1487
  • [22] Efficient Scalable Hardware Architecture for Highly Performant Encoded Neural Networks
    Wouafo, Hugues
    Chavet, Cyrille
    Coussy, Philippe
    Danilo, Robin
    2017 IEEE INTERNATIONAL WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS), 2017,
  • [23] Efficient scalable hardware architecture for Montgomery inverse computation in GF(P)
    Gutub, AAA
    Tenca, AF
    SIPS 2003: IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2003, : 93 - 98
  • [24] A Scalable and Efficient Hardware Architecture for Montgomery Modular Division in Dual Field
    Yi, Suwen
    Li, Wei
    Dai, Zibin
    PROCEEDINGS OF 2016 10TH IEEE INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY, AND IDENTIFICATION (ASID), 2016, : 34 - 38
  • [25] A Hardware-Efficient Parallel Architecture for HEVC Deblocking Filter
    Ayadi, Lella Aicha
    Boubakri, Wided
    Loukil, Hassen
    Masmoudi, Nouri
    2019 16TH INTERNATIONAL MULTI-CONFERENCE ON SYSTEMS, SIGNALS & DEVICES (SSD), 2019, : 669 - 673
  • [26] An efficient crossover architecture for hardware parallel implementation of genetic algorithm
    Faraji, Rasoul
    Naji, Hamid Reza
    NEUROCOMPUTING, 2014, 128 : 316 - 327
  • [27] Fir filters with punctured radix-8 symmetric coefficients: Design and multiplier-free
    Boonyanant, P
    Tantaratana, S
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2002, 21 (04) : 345 - 367
  • [28] AN EFFICIENT, PARALLEL-SYMMETRIC THINNING ALGORITHM AND ITS HARDWARE IMPLEMENTATION
    BOURBAKIS, NG
    JANG, W
    MICROPROCESSING AND MICROPROGRAMMING, 1988, 23 (1-5): : 115 - 121
  • [29] A hardware-efficient FIR architecture with input-data and tap folding
    Chen, LH
    Chen, OTC
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 544 - 547
  • [30] A Lower Bound for the Hardware Complexity of FIR Filters
    Mehrnia, Alireza
    Willson, Alan N., Jr.
    IEEE CIRCUITS AND SYSTEMS MAGAZINE, 2018, 18 (01) : 10 - 28