Floorplanning of memory ICs: Routing complexity vs. yield

被引:0
|
作者
Koren, I [1 ]
Koren, Z [1 ]
机构
[1] Univ Massachusetts, Dept Elect & Comp Engn, Amherst, MA 01003 USA
关键词
floorplanning; memory; redundancy; yield; routing complexity;
D O I
10.1117/12.346926
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
It has recently been shown that for very large chips, especially those with some incorporated redundancy, the chip's floorplan may affect its yield. When selecting a floorplan, the designer should, therefore, consider the expected yield in addition to the traditional objectives such as area, performance, and routing complexity. This paper studies the two seemingly unrelated objectives of routing complexity minimization and yield maximization, and justifies the need for a trade-off analysis when determining the floorplan. We will focus on the analysis of large memory ICs with redundant modules, for which several alternative floorplans may exist.
引用
收藏
页码:297 / 304
页数:8
相关论文
共 50 条
  • [41] IDMA vs. CDMA: Detectors, Performance and Complexity
    Kusume, Katsutoshi
    Bauch, Gerhard
    Utschick, Wolfgang
    GLOBECOM 2009 - 2009 IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, VOLS 1-8, 2009, : 2546 - +
  • [42] Entropy vs. Majorization: What Determines Complexity?
    Seitz, William
    Kirwan, A. D., Jr.
    ENTROPY, 2014, 16 (07): : 3793 - 3807
  • [43] Complexity of Extended vs. Classic LR Parsers
    Borsotti, Angelo
    Breveglieri, Luca
    Reghizzi, Stefano Crespi
    Morzenti, Angelo
    DESCRIPTIONAL COMPLEXITY OF FORMAL SYSTEMS, DCFS 2014, 2014, 8614 : 77 - 89
  • [44] Symmetry vs. complexity in proving the MullerSatterthwaite theorem
    Ninjbat, Uuganbaatar
    ECONOMICS BULLETIN, 2012, 32 (02): : 1434 - 1441
  • [45] Randomised Broadcasting: Memory vs. Randomness
    Berenbrink, Petra
    Elsaesser, Robert
    Sauerwald, Thomas
    LATIN 2010: THEORETICAL INFORMATICS, 2010, 6034 : 306 - +
  • [46] Randomised broadcasting: Memory vs. randomness
    Berenbrink, Petra
    Elsaesser, Robert
    Sauerwald, Thomas
    THEORETICAL COMPUTER SCIENCE, 2014, 520 : 27 - 42
  • [47] External Memory Layout vs. Schematic
    Kumar, Yokesh
    Gupta, Prosenjit
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2009, 14 (02)
  • [48] EGG YIELD VS. EGG QUALITY.
    Chang, C.
    Linn, J. M.
    Shapiro, D. B.
    Toledo, A. A.
    Best, M. W.
    Nagy, Z.
    FERTILITY AND STERILITY, 2015, 104 (03) : E323 - E323
  • [49] Investment vs. yield relationship for memories in SOC
    Zorian, Y
    INTERNATIONAL TEST CONFERENCE 2004, PROCEEDINGS, 2004, : 1444 - 1444
  • [50] Rectangular vs. triangular minimal routing and performance study
    Institut National des Sciences Appliquées, Campus Universitaire de Beaulieu, 35043 Rennes, France
    不详
    Proc. Int. Conf. High Perform. Comput. Simul., HPCS, (231-237):