EXPLORATION OF FULL HD MEDIA DECODING ON SDR BASEBAND PROCESSOR

被引:1
|
作者
Mei, Chen [1 ]
Li, Min [2 ]
Cao, Peng [1 ]
Amin, Amir [2 ]
Li, Chunshu [2 ]
Pollin, Sofie [2 ]
Yang, Jun [1 ]
机构
[1] Southeast Univ, Natl ASIC Syst Engn Res Ctr, Nanjing, Jiangsu, Peoples R China
[2] IMEC, B-3001 Leuven, Belgium
关键词
Baseband Processor; H.264/AVC; full HD; Motion Compensation; Deblocking Filter; RECONFIGURABLE ARCHITECTURE;
D O I
10.1109/SiPS.2012.48
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In recent years, many SDR baseband processors have been proposed to meet the high performance and programmability requirement for emerging wireless communications. To be able to support hundreds of Mbps or even Gbps wireless communications, such SDR baseband processors often have massive parallel computation capability. This promising processing capability may also be exploited for other types of signal processing tasks. Our work explores the feasibility of performing challenging media processing on SDR baseband processors. In this paper, we will show exploratory experiments for supporting full HD H.264/AVC media decoding on a recent version of ADRES based SDR baseband processor. Two computational dominant tasks, motion compensation and deblocking filter, have been selected to experiment on the processor. These two blocks account about 80% of the total execution time. Since the processor is designed to be wireless domain specific, algorithm and architecture co-optimizations are crucial to make the goal feasible. Results show that, with limited architecture extension, the ADRES based baseband processor achieves very competitive performance and efficiency even when compared with several architectures that are specifically optimized for the media decoding.
引用
收藏
页码:185 / 190
页数:6
相关论文
共 38 条
  • [21] System design of full HD MVC decoding on mesh-based multicore NoCs
    Ma, Ning
    Lu, Zhonghai
    Zheng, Lirong
    MICROPROCESSORS AND MICROSYSTEMS, 2011, 35 (02) : 217 - 229
  • [22] Stream Processor for Real-Time Inverse Tone Mapping of Full-HD Images
    Licciardo, Gian Domenico
    D'Arienzo, Antonio
    Rubino, Alfredo
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (11) : 2531 - 2539
  • [23] A 91mW 90fps Super-Resolution Processor for Full HD Images
    Shen, Hsueh-Yen
    Lee, Yu-Chi
    Tong, Tzu-Wei
    Yang, Chia-Hsiang
    2021 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2021, 64 : 66 - +
  • [24] Optimized software implementation of a full-rate IEEE 802.11a compliant digital baseband transmitter on a digital signal processor
    Tang, YY
    Qian, L
    Wang, YK
    GLOBECOM '05: IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, VOLS 1-6: DISCOVERY PAST AND FUTURE, 2005, : 2194 - 2198
  • [25] A Scalable Design of a Full-Stack Real-Time OFDM Baseband Processor for Network-Enabled VLC Systems
    Adiono, Trio
    Setiawan, Erwin
    Jonathan, Michael
    Mulyawan, Rahmat
    Sutisna, Nana
    Syafalni, Infall
    Popoola, Wasiu O.
    IEEE ACCESS, 2024, 12 : 94527 - 94542
  • [26] A 40 nm 222 mW H.264 Full-HD Decoding, 25 Power Domains, 14-Core Application Processor With x512b Stacked DRAM
    Kikuchi, Yu
    Takahashi, Makoto
    Maeda, Tomohisa
    Fukuda, Masatoshi
    Koshio, Yasuhiro
    Hara, Hiroyuki
    Arakida, Hideho
    Yamamoto, Hideaki
    Hagiwara, Yousuke
    Fujita, Tetsuya
    Watanabe, Manabu
    Ezawa, Hirokazu
    Shimazawa, Takayoshi
    Ohara, Yasuo
    Miyamori, Takashi
    Hamada, Mototsugu
    Takahashi, Masafumi
    Oowaki, Yukihito
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (01) : 32 - 41
  • [27] A Full HD 60 fps CNN Super Resolution Processor with Selective Caching based Layer Fusion for Mobile Devices
    Lee, Juhyoung
    Shin, Dongjoo
    Lee, Jinsu
    Lee, Jinmook
    Kang, Sanghoon
    Yoo, Hoi-Jun
    2019 SYMPOSIUM ON VLSI CIRCUITS, 2019, : C302 - C303
  • [28] Memory-Hierarchical and Mode-Adaptive HEVC Intra Prediction Architecture for Quad Full HD Video Decoding
    Huang, Chao-Tsung
    Tikekar, Mehul
    Chandrakasan, Anantha P.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (07) : 1515 - 1525
  • [29] Visual Vocabulary Processor Based on Binary Tree Architecture for Real-Time Object Recognition in Full-HD Resolution
    Chen, Tse-Wei
    Su, Yu-Chi
    Huang, Keng-Yen
    Tsai, Yi-Min
    Chien, Shao-Yi
    Chen, Liang-Gee
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (12) : 2329 - 2332
  • [30] A 52 mW Full HD 160-Degree Object Viewpoint Recognition SoC With Visual Vocabulary Processor for Wearable Vision Applications
    Su, Yu-Chi
    Huang, Keng-Yen
    Chen, Tse-Wei
    Tsai, Yi-Min
    Chien, Shao-Yi
    Chen, Liang-Gee
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (04) : 797 - 809