Temporally extended High-Level Decision Diagrams for PSL assertions simulation

被引:0
|
作者
Jenihhin, Maksim [1 ]
Raik, Jaan [1 ]
Chepurov, Anton [1 ]
Ubar, Raimund [1 ]
机构
[1] Tallinn Univ Technol, Dept Comp Engn, Tallinn, Estonia
关键词
D O I
10.1109/ETS.2008.22
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The paper proposes a novel method for PSL language assertions simulation-based checking. The method uses a system representation model called High-Level Decision Diagrams (HLDD). Previous works have shown that HLDDs are an efficient model for simulation and convenient for diagnosis and debug. The presented approach proposes a temporal extension for the existing HLDD model aimed at supporting temporal properties expressed in PSL. Other contributions of the paper are methodology for direct conversion of PSL properties to HLDD and HLDD-based simulator modification for assertions checking support. Experimental results show the feasibility and efficiency of the proposed approach.
引用
收藏
页码:61 / 68
页数:8
相关论文
共 50 条
  • [41] On the effectiveness of theorem proving guided discovery of formal assertions for a register allocator in a high-level synthesis system
    Narasimhan, N
    Vemuri, R
    THEOREM PROVING IN HIGHER ORDER LOGICS, 1998, 1479 : 367 - 386
  • [42] Theorem Proving Guided Development of Formal Assertions in a Resource-Constrained Scheduler for High-Level Synthesis
    Naren Narasimhan
    Elena Teica
    Rajesh Radhakrishnan
    Sriram Govindarajan
    Ranga Vemuri
    Formal Methods in System Design, 2001, 19 : 237 - 273
  • [43] Theorem proving guided development of formal assertions in a resource-constrained scheduler for high-level synthesis
    Narasimhan, N
    Teica, E
    Radhakrishnan, R
    Govindarajan, S
    Vemuri, R
    FORMAL METHODS IN SYSTEM DESIGN, 2001, 19 (03) : 237 - 273
  • [44] Theorem proving guided development of formal assertions in a resource-constrained scheduler for high-level synthesis
    Narasimhan, N
    Teica, E
    Radhakrishnan, R
    Govindarajan, S
    Vemuri, R
    INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1998, : 392 - 399
  • [45] SMART MACHINING SIMULATION BASED ON HIGH-LEVEL DATA
    Kadir, Aini Zuhra Abdul
    Xu, Xun
    PROCEEDINGS OF THE ASME INTERNATIONAL MANUFACTURING SCIENCE AND ENGINEERING CONFERENCE 2010, VOL 2, 2011, : 533 - 542
  • [46] FastSim: A Fast Simulation Framework for High-Level Synthesis
    Abderehman, Mohammed
    Patidar, Jayprakash
    Oza, Jay
    Nigam, Yom
    Khader, Tm Abdul
    Karfa, Chandan
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2022, 41 (05) : 1371 - 1385
  • [47] Information Extraction from High-level Activity Diagrams to Support Development Tasks
    Beckmann, Martin
    Karbe, Thomas
    Vogelsang, Andreas
    PROCEEDINGS OF THE 6TH INTERNATIONAL CONFERENCE ON MODEL-DRIVEN ENGINEERING AND SOFTWARE DEVELOPMENT, 2018, : 438 - 445
  • [48] High-Level Simulation of an FSK Modulator Based on Memconductor
    Sanchez-Lopez, C.
    Aguila-Cuapio, L. L.
    Carro-Perez, I.
    Gonzalez-Hernandez, H. G.
    2016 ARGENTINE CONFERENCE OF MICRO-NANOELECTRONICS, TECHNOLOGY AND APPLICATIONS (CAMTA), 2016, : 1 - 5
  • [49] High-level design verification using Taylor Expansion Diagrams: First results
    Kalla, P
    Ciesielski, M
    Boutillon, E
    Martin, E
    SEVENTH IEEE INTERNATIONAL HIGH-LEVEL DESIGN VALIDATION AND TEST WORKSHOP, PROCEEDINGS, 2002, : 13 - 17
  • [50] High-Level Simulation for Multiple Fault Injection Evaluation
    Puys, Maxime
    Riviere, Lionel
    Bringer, Julien
    Thanh-ha Le
    DATA PRIVACY MANAGEMENT, AUTONOMOUS SPONTANEOUS SECURITY, AND SECURITY ASSURANCE, 2015, 8872 : 293 - 308