Temporally extended High-Level Decision Diagrams for PSL assertions simulation

被引:0
|
作者
Jenihhin, Maksim [1 ]
Raik, Jaan [1 ]
Chepurov, Anton [1 ]
Ubar, Raimund [1 ]
机构
[1] Tallinn Univ Technol, Dept Comp Engn, Tallinn, Estonia
关键词
D O I
10.1109/ETS.2008.22
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The paper proposes a novel method for PSL language assertions simulation-based checking. The method uses a system representation model called High-Level Decision Diagrams (HLDD). Previous works have shown that HLDDs are an efficient model for simulation and convenient for diagnosis and debug. The presented approach proposes a temporal extension for the existing HLDD model aimed at supporting temporal properties expressed in PSL. Other contributions of the paper are methodology for direct conversion of PSL properties to HLDD and HLDD-based simulator modification for assertions checking support. Experimental results show the feasibility and efficiency of the proposed approach.
引用
收藏
页码:61 / 68
页数:8
相关论文
共 50 条
  • [1] PSL Assertion Checking Using Temporally Extended High-Level Decision Diagrams
    Maksim Jenihhin
    Jaan Raik
    Anton Chepurov
    Raimund Ubar
    Journal of Electronic Testing, 2009, 25 : 289 - 300
  • [2] PSL Assertion Checking Using Temporally Extended High-Level Decision Diagrams
    Jenihhin, Maksim
    Raik, Jaan
    Chepurov, Anton
    Ubar, Raimund
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2009, 25 (06): : 289 - 300
  • [3] Canonical representations of high-level decision diagrams
    Karputkina A.
    Ubara R.
    Raika J.
    Tombakb M.
    Estonian Journal of Engineering, 2010, 16 (01): : 39 - 55
  • [4] Application of high-level decision diagrams for simulation-based verification tasks
    Jenihhin M.
    Raik J.
    Chepurov A.
    Ubar R.
    Estonian Journal of Engineering, 2010, 16 (01): : 56 - 77
  • [5] Diagnostic Modeling of Microprocessors with High-Level Decision Diagrams
    Ubar, R.
    Raik, J.
    Jutman, A.
    Jenihhin, M.
    Brik, M.
    Instenberg, M.
    Wuttke, H-D.
    BEC 2008: 2008 INTERNATIONAL BIENNIAL BALTIC ELECTRONICS CONFERENCE, PROCEEDINGS, 2008, : 147 - 150
  • [6] Back-tracing and event-driven techniques in high-level simulation with decision diagrams
    Ubar, R
    Raik, J
    Morawiec, A
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL I: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 208 - 211
  • [7] Code coverage analysis using High-Level Decision Diagrams
    Raik, Jaan
    Reinsalu, Uljana
    Ubar, Raimund
    Jenihhin, Maksim
    Ellervee, Peeter
    2008 IEEE WORKSHOP ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, PROCEEDINGS, 2008, : 201 - 206
  • [8] Probabilistic Equivalence Checking Based on High-Level Decision Diagrams
    Karputkin, Anton
    Ubar, Raimund
    Tombak, Mati
    Raik, Jaan
    2011 IEEE 14TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS (DDECS), 2011, : 423 - 428
  • [9] SHiLA: Synthesizing High-Level Assertions for High-Speed Validation of High-Level Designs
    Riazati, Mohammad
    Daneshtalab, Masoud
    Sjodin, Mikael
    Lisper, Bjorn
    2020 23RD INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS 2020), 2020,
  • [10] FPGA Acceleration of Probabilistic Sentential Decision Diagrams with High-level Synthesis
    Choi, Young-Kyu
    Santillana, Carlos
    Shen, Yujia
    Darwiche, Adnan
    Cong, Jason
    ACM TRANSACTIONS ON RECONFIGURABLE TECHNOLOGY AND SYSTEMS, 2023, 16 (02)