System-Level Power Delivery Network Analysis and Optimization for Monolithic 3-D ICs

被引:12
|
作者
Chang, Kyungwook [1 ]
Das, Shidhartha [2 ]
Sinha, Saurabh [3 ]
Cline, Brian [3 ]
Yeric, Greg [3 ]
Lim, Sung Kyu [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
[2] ARM Ltd, Cambridge CB1 9NJ, England
[3] ARM Inc, Austin, TX 78735 USA
关键词
Frequency- and time-domain analysis; monolithic 3-D (M3D) IC; power delivery network (PDN); power delivery network optimization; static and dynamic rail analysis;
D O I
10.1109/TVLSI.2019.2897589
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As 2-D scaling reaches its limit, monolithic 3-D (M3D) IC is a leading contender for continuing equivalent scaling. Although M3D shows power and performance benefits over 2-D designs, designing a power delivery network (PDN) for M3D is challenging. In this paper, for the first time, we present a system-level PDN model of M3D designs focusing on both resistive (IR) and inductive (Ldi/dt) components of power supply integrity. In addition, we present frequency- and time-domain analyses of M3D PDNs. We show that the additional resistance in M3D PDNs, while being worse for resistive drops, improves resiliency against ac current noise showing 35.9% peak impedance reduction compared to 2-D PDNs during worst case resonant oscillations. Then, we present methodologies to improve power supply integrity of M3D designs based on the observations. Our optimization methodologies offer up to 32.6% and 17.0% static and dynamic voltage drop reduction compared to the baseline M3D designs, respectively, showing 9.0% lower dynamic voltage drop compared to the 2-D counterparts.
引用
收藏
页码:888 / 898
页数:11
相关论文
共 50 条
  • [21] System-level power estimation and optimization
    Benini, L
    Hodgson, R
    Siegel, P
    1998 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN - PROCEEDINGS, 1998, : 173 - 178
  • [22] Power Distribution Network Modeling for 3-D ICs with TSV Arrays
    Shen, Chi-Kai
    Lu, Yi-Chang
    Chiou, Yih-Peng
    Cheng, Tai-Yu
    Wu, Tzong-Lin
    2013 18TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2013, : 17 - 22
  • [23] Modeling and Analysis of Power Distribution Networks in 3-D ICs
    Hu, Xiang
    Du, Peng
    Buckwalter, James F.
    Cheng, Chung-Kuan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (02) : 354 - 366
  • [24] An Effective Block Pin Assignment Approach for Block-Level Monolithic 3-D ICs
    Kim, Jinwoo
    Ku, Bon Woong
    Yoon, Junsik
    Lim, Sung Kyu
    IEEE JOURNAL ON EXPLORATORY SOLID-STATE COMPUTATIONAL DEVICES AND CIRCUITS, 2021, 7 (01): : 26 - 34
  • [25] Optimization of Dynamic Power Consumption in Multi-Tier Gate-Level Monolithic 3D ICs
    Lin, Sheng-En David
    Pande, Partha Pratim
    Kim, Dae Hyun
    PROCEEDINGS OF THE SEVENTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN ISQED 2016, 2016, : 29 - 34
  • [26] Comprehensive Physical Design Flow Incorporating 3-D Connections for Monolithic 3-D ICs
    Kim, Suwan
    Park, Heechun
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2024, 43 (07) : 1944 - 1956
  • [27] Power Delivery Network Design for Wiring and TSV Resource Minimization in TSV-Based 3-D ICs
    Wei, Shu-Han
    Lee, Yu-Min
    Ho, Chia-Tung
    Sun, Chih-Ting
    Cheng, Liang-Chia
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [28] Power Delivery Network Design for Wiring and TSV Resource Minimization in TSV-Based 3-D ICs
    Wei, Shu-Han
    Lee, Yu-Min
    Ho, Chia-Tung
    Sun, Chih-Ting
    Cheng, Liang-Chia
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [29] Tier Degradation of Monolithic 3-D ICs: A Power Performance Study at Different Technology Nodes
    Panth, Shreepad
    Samal, Sandeep Kumar
    Samadi, Kambiz
    Du, Yang
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2017, 36 (08) : 1265 - 1273
  • [30] System-level optimization of Network-on-Chips for heterogeneous 3D System-on-Chips
    Joseph, Jan Moritz
    Ermel, Dominik
    Bamberg, Lennart
    Garcia-Oritz, Alberto
    Pionteck, Thilo
    2019 IEEE 37TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD 2019), 2019, : 409 - 412