Reconfigurable half-precision floating-point real/complex fused multiply and add unit

被引:0
|
作者
Nesam, J. Jean Jenifer [1 ]
Sivanantham, S. [1 ]
机构
[1] Vellore Inst Technol, Sch Elect Engn, Vellore 632014, Tamil Nadu, India
关键词
FMA architecture; floating-point arithmetic; half-precision; FFT processor; reconfigurable system;
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Multiplication followed by an addition/subtraction is the common operation in many digital signal and image processing applications. This paper presents a reconfigurable floating-point real/complex fused multiply and add (R/C-FMA) unit using small precision (IEEE-754-2008 16-bit half-precision) format. The developed FMA can be reconfigurable from real to complex based on the control bits. This architecture performs real FMA [(a x b) + c], complex FMA {[(a + ib) x (c + id)] + (e + if)} or mixed real and complex FMA {[(a + ib) x (c + id)] + e}. The field programmable gate array (FPGA) implementation of R/C-FMA design, utilises the modern features of inbuilt DSP blocks for mantissa multiplication and addition/subtraction. The efficient DSP usage for fp16 FMA design shows a 60% reduction in LUT area when compared to conventional fp32 FMA.
引用
收藏
页码:58 / 72
页数:15
相关论文
共 50 条
  • [41] Design and Implementation and On-Chip High-Speed Test of SFQ Half-Precision Floating-Point Adders
    Park, Heejoung
    Yamanashi, Yuki
    Taketomi, Kazuhiro
    Yoshikawa, Nobuyuki
    Tanaka, Masamitsu
    Obata, Koji
    Ito, Yuki
    Fujimaki, Akira
    Takagi, Naofumi
    Takagi, Kazuyoshi
    Nagasawa, Shuichi
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2009, 19 (03) : 634 - 639
  • [42] Area Efficient and Fast Combined Binary/Decimal Floating Point Fused Multiply Add Unit
    Wahba, Ahmed A.
    Fahmy, Hossam A. H.
    IEEE TRANSACTIONS ON COMPUTERS, 2017, 66 (02) : 226 - 239
  • [43] Design, Implementation and On-Chip High-Speed Test of SFQ Half-Precision Floating-Point Multiplier
    Hara, Hiroshi
    Obata, Koji
    Park, Heejoung
    Yamanashi, Yuki
    Taketomi, Kazuhiro
    Yoshikawa, Nobuyuki
    Tanaka, Masamitsu
    Fujimaki, Akira
    Takagi, N.
    Takagi, Kazuyoshi
    Nagasawa, S.
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2009, 19 (03) : 657 - 660
  • [44] Enhanced Floating-Point Multiply-Add with Full Denormal Support
    Sohn, Jongwook
    Dean, David K.
    Quintana, Eric
    Wong, Wing Shek
    2023 IEEE 30TH SYMPOSIUM ON COMPUTER ARITHMETIC, ARITH 2023, 2023, : 143 - 150
  • [45] A Floating-Point Fused Dot-Product Unit
    Saleh, Hani H.
    Swartzlander, Earl E., Jr.
    2008 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2008, : 427 - +
  • [46] Half-precision Floating Point on Spiking Neural Networks Simulations in FPGA
    Zambelli, Carolina
    Ranhel, Joao
    2018 INTERNATIONAL JOINT CONFERENCE ON NEURAL NETWORKS (IJCNN), 2018,
  • [47] Effect of bit-size reduced half-precision floating-point format on image pixel characterization for AI applications
    Nesam, J. Jean Jenifer
    Ganesh, S. Sankar
    Ramachandran, Sitharthan
    RESULTS IN ENGINEERING, 2024, 24
  • [48] A Low-Power Dual-Path Floating-Point Fused Add-Subtract Unit
    Min, Jae Hong
    Sohn, Jongwook
    Swartzlander, Earl E., Jr.
    2012 CONFERENCE RECORD OF THE FORTY SIXTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS (ASILOMAR), 2012, : 998 - 1002
  • [49] Design Issues and Implementations for Floating-Point Divide-Add Fused
    Amaricai, Alexandru
    Vladutiu, Mircea
    Boncalo, Oana
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2010, 57 (04) : 295 - 299
  • [50] Half-Precision Logarithmic Arithmetic Unit Based on the Fused Logarithmic and Antilogarithmic Converter
    Xiong, Botao
    Li, Yukun
    Li, Sicun
    Fan, Sheng
    Chang, Yuchun
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2022, 30 (02) : 243 - 247