A Low-Power ΣΔ Modulator Using Asynchronous SAR Quantizer for Sensor Application

被引:0
|
作者
Lang, Wei [1 ]
Wan, Peiyuan [1 ]
Lin, Pingfen [1 ]
机构
[1] Beijing Univ Technol, Beijing 100124, Peoples R China
来源
关键词
Sigma Delta; Successive approximation; Asynchronous; Low power;
D O I
10.4028/www.scientific.net/AMR.482-484.241
中图分类号
TB33 [复合材料];
学科分类号
摘要
This paper presents a low power Sigma Delta modulator for a low power microsensor application. The Sigma Delta modulator adopts second-order single loop topology with input feed-forward path. An asynchronous 4-bit successive approximation (SAR) quanztizer is employed to digitize the analog input. Inherent summation of SAR quantizer is utilized as analog summation. The switched operational amplifier is used in first integrator to reduced power consumption. The modulator, simulated at the transistor level using 0.13-mu m CMOS technology, obtains a peak SNDR of 93 dB over an input signal of 5 kHz and simulation power consumption is 340 mu W from 1-V supply.
引用
收藏
页码:241 / 244
页数:4
相关论文
共 50 条
  • [41] LOW-POWER, HIGH STABILITY, SUPERCONDUCTING MODULATOR
    ALLNUTT, JG
    WALTON, AJ
    JOURNAL OF PHYSICS E-SCIENTIFIC INSTRUMENTS, 1972, 5 (02): : 131 - &
  • [42] Accurate Modeling of Ultra Low-Power ΣΔ Modulator
    Giuffredi, Luca
    Pietrini, Giorgio
    Boni, Andrea
    2014 10TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME 2014), 2014,
  • [43] A 121 dB SNDR Zoom ADC Using Dynamic Amplifier and Asynchronous SAR Quantizer
    Jia, Yangchen
    Guo, Jiangfei
    Guo, Guiliang
    ELECTRONICS, 2023, 12 (02)
  • [44] An Accurate Low-power DAC for SAR ADCs
    Yazdani, Seyed Behnam
    Khorami, Ata
    Sharifkhani, Mohammad
    2016 IEEE 59TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2016, : 253 - 256
  • [45] A FIRST-ORDER LOW DISTORTION SIGMA-DELTA MODULATOR USING SPLIT DWA TECHNIQUE AND SAR QUANTIZER
    Hsu, Tien-Feng
    Huang, Chun-Po
    Chao, I-Jen
    Chang, Soon-Jyh
    2015 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2015,
  • [46] A low-power SAR ADC for IRFPA ROIC
    Gao, Lei
    Ding, Ruijun
    Zhou, Jie
    Wang, Pan
    Chen, Guoqiang
    INFRARED, MILLIMETER-WAVE, AND TERAHERTZ TECHNOLOGIES II, 2012, 8562
  • [47] Fit Buddy: A Mobile Application for Fitness Tracking Using the Always-On Low-Power Sensor
    Wijitsopon, Kasidit
    Panichayanubal, Chavalit
    Seresangtakul, Pusadee
    MOBILE AND WIRELESS TECHNOLOGY 2015, 2015, 310 : 155 - 162
  • [48] 150mV Sub-Threshold Asynchronous Multiplier for Low-Power Sensor Applications
    Crop, Joseph
    Fairbanks, Scott
    Pawlowski, Robert
    Chiang, Patrick
    2010 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AUTOMATION AND TEST (VLSI-DAT), 2010, : 254 - 257
  • [49] Design of a low-power embedded processor architecture using asynchronous function units
    Li, Yong
    Wang, Zhiying
    Zhao, Xuemi
    Ruan, Jian
    Dai, Kui
    ADVANCES IN COMPUTER SYSTEMS ARCHITECTURE, PROCEEDINGS, 2007, 4697 : 354 - +
  • [50] A Low-Power VCO based ADC with asynchronous sigma-delta modulator in 65nm CMOS
    Zhang, Jili
    Wang, Chenluan
    Diao, Shengxi
    Lin, Fujiang
    2015 20TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2015, : 38 - 39