Variable-Step 12-bit ADC based on Counter Ramp Recycling Architecture suitable for CMOS Imagers with Column-Parallel Readout

被引:0
|
作者
Hassan, Tarek M. [1 ]
Strobel, Markus [1 ]
Richter, Harald [1 ]
Burghartz, Joachim N. [1 ]
机构
[1] Inst Microelect Stuttgart IMS CHIPS, Stuttgart, Germany
关键词
algorithmic; counter ramp; multi-step; column-parallel; analog-to-digital converters; HIGH-SPEED; SENSOR;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 12-bit counter ramp recycling analog-to-digital converter (ADC) is proposed, which can be configured in a single-step mode for achieving high conversion accuracy as well as in various multi-step modes for yielding high conversion speed. A unique ADC circuit realization is used for the different modes of operation, while a digital control unit is responsible for providing the necessary control signals to the ADC. Similar to common counter ramp architectures, the proposed implementation is suitable for column-parallel readout owing to its simplicity. The proposed variable-step recycling ADC is implemented in a 0.18 mu m CMOS technology from UMC. Simulation results show good agreement with the expected trade-off between speed and accuracy, which is common to all conventional ADCs.
引用
收藏
页码:41 / 44
页数:4
相关论文
共 23 条
  • [1] A 12-bit, 2.5-bit/Phase Column-Parallel Cyclic ADC
    Kaur, Amandeep
    Mishra, Deepak
    Sarkar, Mukul
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2019, 27 (01) : 248 - 252
  • [2] A 12-Bit Column-Parallel Two-Step Single-Slope ADC With a Foreground Calibration for CMOS Image Sensors
    Zhang, Qihui
    Ning, Ning
    Li, Jing
    Yu, Qi
    Wu, Kejun
    Zhang, Zhong
    IEEE ACCESS, 2020, 8 : 172467 - 172480
  • [3] A new two-step ΣΔ architecture column-parallel ADC for CMOS image sensor
    Bisiaux, Pierre
    Lelandais-Perrault, Caroline
    Kolar, Anthony
    Benabes, Philippe
    Dos Santos, Filipe Vinci
    2016 29TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI), 2016,
  • [4] A 12-bit compact column-parallel SAR ADC with dynamic power control technique for high-speed CMOS image sensors
    李全良
    刘力源
    韩烨
    曹中祥
    吴南健
    Journal of Semiconductors, 2014, 35 (10) : 136 - 143
  • [5] A 12-bit compact column-parallel SAR ADC with dynamic power control technique for high-speed CMOS image sensors
    Li Quanliang
    Liu Liyuan
    Han Ye
    Cao Zhongxiang
    Wu Nanjian
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (10)
  • [6] 2?s row time 12-bit column-parallel single slope ADC for high-speed CMOS image sensor
    Wang, Gaoyuan
    Chen, Quanmin
    Xu, Jiangtao
    Nie, Kaiming
    MICROELECTRONICS JOURNAL, 2023, 135
  • [7] A 12-Bit High-Speed Column-Parallel Two-Step Single-Slope Analog-to-Digital Converter (ADC) for CMOS Image Sensors
    Lyu, Tao
    Yao, Suying
    Nie, Kaiming
    Xu, Jiangtao
    SENSORS, 2014, 14 (11) : 21603 - 21625
  • [8] A 12-bit compact column-parallel SAR ADC with dynamic power control technique for high-speed CMOS image sensors附视频
    李全良
    刘力源
    韩烨
    曹中祥
    吴南健
    Journal of Semiconductors, 2014, (10) : 136 - 143
  • [9] A Fast Multiple Sampling Method for Low-Noise CMOS Image Sensors With Column-Parallel 12-bit SAR ADCs
    Kim, Min-Kyu
    Hong, Seong-Kwan
    Kwon, Oh-Kyong
    SENSORS, 2016, 16 (01):
  • [10] A 10-Bit Column-Parallel Single Slope ADC Based on Two-Step TDC with Error Calibration for CMOS Image Sensors
    Xu, Jiangtao
    Yu, Jing
    Huang, Fujun
    Nie, Kaiming
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2015, 24 (04)