Physical Model of Low-Temperature to Cryogenic Threshold Voltage in MOSFETs

被引:72
|
作者
Beckers, Arnout [1 ]
Jazaeri, Farzan [1 ]
Grill, Alexander [2 ,3 ]
Narasimhamoorthy, Subramanian [2 ]
Parvais, Bertrand [2 ,4 ]
Enz, Christian [1 ]
机构
[1] Ecole Polytech Fed Lausanne, Integrated Circuits Lab, CH-2000 Neuchatel, Switzerland
[2] IMEC, B-3001 Heverlee, Belgium
[3] Katholieke Univ Leuven, MICAS, Dept Elect Engn ESAT, B-3000 Leuven, Belgium
[4] Vrije Univ Brussel, Dept Elect & Informat, B-1050 Brussels, Belgium
关键词
Threshold voltage; Cryogenics; Ionization; Temperature dependence; MOSFET; 28-nm bulk CMOS; cryogenic; cryo-CMOS; freezeout; incomplete ionization; interface traps; threshold voltage; FREEZE-OUT; IMPURITY IONIZATION; TRANSISTORS; BEHAVIOR; SEMICONDUCTOR; EXTRACTION;
D O I
10.1109/JEDS.2020.2989629
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents a physical model of the threshold voltage in MOSFETs valid down to 4.2 K. Interface traps close to the band edge modify the saturating temperature behavior of the threshold voltage observed in cryogenic measurements. Dopant freezeout, bandgap widening, and uniformly distributed traps in the bandgap do not change the qualitative behavior of the threshold voltage over temperature. Care should be taken because dopant freezeout results in a different physical definition of the threshold voltage. Using different definitions changes significantly the threshold current level. The proposed model is experimentally validated with measurements in large-area nMOS and pMOS devices of a commercial 28-nm bulk CMOS process down to 4.2 K. Our modeling results suggest that a pMOS-specific phenomenon in the gate stack is responsible for the non-saturating temperature behavior of the threshold voltage in pMOS devices.
引用
收藏
页码:780 / 788
页数:9
相关论文
共 50 条
  • [41] Threshold voltage model for MOSFETs with high-K gate dielectrics
    Liu, XY
    Kang, JF
    Sun, L
    Han, RQ
    Wang, YY
    IEEE ELECTRON DEVICE LETTERS, 2002, 23 (05) : 270 - 272
  • [42] NOVEL ANALYTICAL THRESHOLD VOLTAGE MODEL OF MOSFETs WITH IMPLANTED CHANNELS.
    Dasgupta, A.
    Lahiri, S.K.
    1600, (61):
  • [43] An Analytical Threshold Voltage Model of Strained Surrounding-gate MOSFETs
    Liu, Yao
    Li, Zunchao
    2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 25 - 27
  • [44] Low-temperature heat transfer mediums for cryogenic applications
    Jouhara, Hussam
    Chauhan, Amisha
    Guichet, Valentin
    Delpech, Bertrand
    Abdelkareem, Mohammad Ali
    Olabi, A. G.
    Trembley, Jon
    JOURNAL OF THE TAIWAN INSTITUTE OF CHEMICAL ENGINEERS, 2023, 148
  • [45] Low-temperature machining in a fully submerged cryogenic environment
    Wang, Zhiyu
    Basu, Saurabh
    Saldana, Christopher
    MACHINING SCIENCE AND TECHNOLOGY, 2017, 21 (01) : 19 - 36
  • [46] Effect of percolation path on temperature dependence of threshold voltage variability in bulk MOSFETs
    Mizutani, Tomoko
    Takeuchi, Kiyoshi
    Saraya, Takuya
    Oka, Hiroshi
    Mori, Takahiro
    Kobayashi, Masaharu
    Hiramoto, Toshiro
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2022, 61 (SC)
  • [47] TEMPERATURE-DEPENDENCE OF THRESHOLD VOLTAGE IN THIN-FILM SOI MOSFETS
    GROESENEKEN, G
    COLINGE, JP
    MAES, HE
    ALDERMAN, JC
    HOLT, S
    IEEE ELECTRON DEVICE LETTERS, 1990, 11 (08) : 329 - 331
  • [48] Temperature dependent model for threshold voltage and subthreshold slope of strained-Si channel MOSFETs with a polysilicon gate
    Biswas, Abhijit
    Bhattacherjee, Swagata
    MICROELECTRONICS RELIABILITY, 2014, 54 (08) : 1527 - 1533
  • [49] Low-temperature electrical characteristics of strained-Si MOSFETs
    Sugii, N
    Washio, K
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 2003, 42 (4B): : 1924 - 1927
  • [50] ANOMALOUS OSCILLATION IN DEPLETION-MODE MOSFETS AT LOW-TEMPERATURE
    CARRUTHERS, C
    MAVOR, J
    ELECTRONICS LETTERS, 1987, 23 (05) : 178 - 179