Capacitorless Self-Clocked All-Digital Low-Dropout Regulator

被引:36
|
作者
Akram, Muhammad Abrar [1 ]
Hong, Wook [1 ,2 ]
Hwang, In-Chul [1 ]
机构
[1] Kangwon Natl Univ, Dept Elect & Elect Engn, Chunchon 24341, South Korea
[2] Raon Tech, Seongnam 13567, South Korea
基金
新加坡国家研究基金会;
关键词
Capacitorless; fast transient; power efficient; self-clocked digital low-dropout regulator (SC-DLDO); self-shifting bidirectional shift registers (SS-BiSHRs); POWER-SUPPLY REJECTION; FAST-TRANSIENT; LDO; CMOS; MANAGEMENT;
D O I
10.1109/JSSC.2018.2871039
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a capacitorless self-clocked digital low-dropout (SC-DLDO) regulator with self-shifting bidirectional shift registers (SS-BiSHRs) for power management applications in a system-on-chip (SoC). The load transient response is accelerated by utilizing coarse-then-fine control. Our voltage-range detector ensures accurate transition between coarse and fine loops without glitches or spikes in the output voltage. Moreover, the proposed SS-BiSHRs reduce the transient response time while minimizing the voltage under/overshoot. In addition, we propose a unary-binary segmentation (UBS) scheme of the power transistors. The UBS scheme offers a good balance between speed and resolution of the switch array. The proposed SC-DLDO fabricated on a 65-nm CMOS process with an active area of 0.069 mm(2) achieves a minimum dropout voltage of 40 mV or less at the input voltage of 0.7-1.2 V. The measurement results show that with the step load current alternating between 1 and 90 mA, the proposed capacitorless SC-DLDO shows a transient response time of 77 ns with an undershoot of 96 mV at a regulated output voltage of 0.66 V and it attains the peak current and power efficiencies of 99.86% and 94.16%, respectively.
引用
收藏
页码:266 / 276
页数:11
相关论文
共 50 条
  • [32] Full Quiescent Current Enhancement Technique for Improving Transient Response on the Output-Capacitorless Low-Dropout Regulator
    Wu, Chun-Hsun
    Chang-Chien, Le-Ren
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 2733 - 2736
  • [33] A Synthesizable Digital Low-Dropout Regulator Based on Voltage-to-Time Conversion
    Ojima, Naoki
    Nakura, Toru
    Iizuka, Tetsuya
    Asada, Kunihiro
    PROCEEDINGS OF THE 2018 26TH IFIP/IEEE INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2018, : 55 - 58
  • [34] An Analog-Assisted Tri-Loop Digital Low-Dropout Regulator
    Huang, Mo
    Lu, Yan
    Seng-Pan, U.
    Martins, Rui P.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (01) : 20 - 34
  • [35] Design of a Low-Voltage Low-Dropout Regulator
    Huang, Chung-Hsun
    Ma, Ying-Ting
    Liao, Wei-Chen
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (06) : 1308 - 1313
  • [36] Extend the input range of a low-dropout regulator
    Falin, J
    EDN, 2002, 47 (23) : 95 - 95
  • [37] Modeling Digital Low-Dropout Regulator with a Multiple Sampling Frequency Circuit Technology
    Geng, Jiarong
    Yu, Baodong
    Shen, Chongfei
    Zhang, Hongda
    Liu, Zhaozhe
    Wan, Peiyuan
    Chen, Zhijie
    PROCEEDINGS OF 2019 IEEE 13TH INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY, AND IDENTIFICATION (IEEE-ASID'2019), 2019, : 207 - 210
  • [38] A Transient-Enhanced Digital Low-Dropout Regulator with Bisection Method Tuning
    Li, Da
    Qian, Libo
    He, Xitao
    Sang, Jifei
    Xia, Yinshui
    2018 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2018), 2018, : 50 - 52
  • [39] A Digital Low-dropout Regulator with A Voltage Differential Detector for Removing Transient Oscillation
    Woo, Ki-Chan
    Yang, Byung-Do
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2019, 19 (05) : 492 - 497
  • [40] A CMOS Low-Noise, Low-Dropout Regulator
    Li, Qingyun
    Jiang, Jinguang
    Wang, Jiake
    Gong, Xu
    Zhou, Xifeng
    Li, Shanshan
    2010 ASIA-PACIFIC POWER AND ENERGY ENGINEERING CONFERENCE (APPEEC), 2010,