Process Development using Negative Tone Development for the Dark Field Critical Layers in a 28nm node Process

被引:2
|
作者
Versluijs, Janko [1 ]
Truffert, Vincent [1 ]
Murdoch, Gayle [1 ]
de Bisschop, Peter [1 ]
Trivkovic, Darko [1 ]
Wiaux, Vincent [1 ]
Kunnen, Eddy [1 ]
Souriau, Laurent [1 ]
Demuynck, Steven [1 ]
Ercken, Monique [1 ]
机构
[1] IMEC VZW, B-3001 Louvain, Belgium
来源
OPTICAL MICROLITHOGRAPHY XXV, PTS 1AND 2 | 2012年 / 8326卷
关键词
Single patterning; process development; 28nm node; negative tone development; NTD; source mask optimization; SMO; LITHOGRAPHY;
D O I
10.1117/12.916700
中图分类号
O43 [光学];
学科分类号
070207 ; 0803 ;
摘要
The demand for ever shrinking semiconductor devices is driving efforts to reduce pattern dimensions in semiconductor lithography. In this work, the aim is to find a single patterning litho solution for a 28nm technology node using 193nm immersion lithography. Target poly pitch is 110nm and metal1 pitch is 90nm. For this, we have introduced a range of different techniques to reach this goal. At this node, it becomes essential to include the layout itself into the optimization process. This leads to the introduction of restricted design rules, together with the co-optimization of source and mask (SMO) and the use of customized illumination modes (freeform illumination sources; Flexray (TM)). Also, negative tone development (NTD) is employed to further extend the applicability of 193nm immersion lithography. Traditionally, the printing of contacts and trenches is done by using a dark field mask in combination with a positive tone resist and positive tone development. The use of negative tone development enables images reversal. This allows benefiting from the improved imaging performance when exposing with bright field masks. The same features can be printed in positive tone resists and with improved process latitudes. At the same time intermediate metal (IM) layers are used to connect the front-end and back-end-of-line, resulting in huge area benefits compared to layouts without these IM layers. The use of these IM layers will not happen for the 28nm node, but is intended to be introduced towards the 20nm node, and beyond. Nevertheless, the choice was made to use this architecture to obtain a first learning cycle on this approach. In this study, the use of negative tone development is explored, and its use for the various dark field critical layers in a 28nm node process is successfully demonstrated. In order to obtain sufficiently large process windows, structures are printed larger than the designed target CD. As a consequence, a shrink of the structures needs to be applied to obtain the target CD after etch. Different shrink approaches are compared. Final results on wafer are discussed, focusing on critical layers as IM1, IM2, Via0 and Metal1.
引用
收藏
页数:10
相关论文
共 50 条
  • [1] Printing the Metal and Contact Layers for the 32 and 22 nm Node: Comparing positive and negative Tone Development Process
    Van Look, L.
    Bekaert, J.
    Truffert, V.
    Wiaux, V.
    Lazzarino, F.
    Maenhoudt, M.
    Vandenberghe, G.
    Reybrouck, Mario
    Tarutani, Shinji
    OPTICAL MICROLITHOGRAPHY XXIII, 2010, 7640
  • [2] 28NM METAL HARD MASK ETCH PROCESS DEVELOPMENT
    Zhang, Liyan
    Gai, Chenguang
    Ren, Hongrui
    Huang, Jun
    Zhang, Xu
    Pen, Shugen
    Zhani, Yu
    Ge, Qiang
    2015 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE, 2015,
  • [3] Negative Tone Imaging (NTI) at the 22nm Node: Process and Material Development
    Cantone, Jason
    Petrillo, Karen
    Xu, Yongan
    Landie, Guillaume
    Kawakami, Shinichiro
    Dunn, Shannon
    Colburn, Matt
    ADVANCES IN RESIST MATERIALS AND PROCESSING TECHNOLOGY XXVIII, 2011, 7972
  • [4] 28nm Node Process Optimization: A Lithography Centric View
    Seltmann, Rolf
    30TH EUROPEAN MASK AND LITHOGRAPHY CONFERENCE, 2014, 9231
  • [5] The Study of 28nm Node Poly Double Patterning Integrated Process
    Li, Zhonghua
    Li, Runling
    Guan, Tianpeng
    Liu, Biqiu
    Mao, Xiaoming
    Meng, Xiangguo
    Li, Quanbo
    Li, Fang
    Yang, Zhengkai
    Zhang, Yu
    Pang, Albert
    2015 China Semiconductor Technology International Conference, 2015,
  • [6] NICKEL SILICIDE ANNEAL PROCESS RESEARCH FOR 28NM CMOS NODE
    Wen, Zhenping
    Cheng, Xinhua
    Fang, Jingxun
    2017 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC 2017), 2017,
  • [7] THE STUDY AND INVESTIGATION OF INLINE E-BEAM INSPECTION FOR 28NM PROCESS DEVELOPMENT
    Long, Yin
    Fan, Rongwei
    Chen, Hunglin
    Li, Haihua
    2017 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC 2017), 2017,
  • [8] Development of materials and processes for negative tone development toward 32-nm node 193-nm immersion double-patterning process
    Tarutani, Shinji
    Hideaki, Tsubaki
    Kamimura, Sou
    ADVANCES IN RESIST MATERIALS AND PROCESSING TECHNOLOGY XXVI, 2009, 7273
  • [9] CMP process development for Cobalt liner integration at the 28-nm-node
    Koch, Johannes
    Bott, Sascha
    Wislicenus, Marcus
    Krause, Robert
    Gerlich, Lukas
    Uhlig, Benjamin
    Liske, Romy
    Vasilev, Boris
    Preusse, Axel
    2014 INTERNATIONAL CONFERENCE ON PLANARIZATION/CMP TECHNOLOGY (ICPT), 2014, : 62 - 62
  • [10] Resist Material for negative tone development process
    Tarutani, Shinji
    Kamimura, Sou
    Enomoto, Yuuichiro
    Katou, Keita
    ADVANCES IN RESIST MATERIALS AND PROCESSING TECHNOLOGY XXVII, PTS 1 AND 2, 2010, 7639