Spatial Wavefunction Switched (SWS) FET SRAM Circuits and Simulation

被引:1
|
作者
Saman, Bander [1 ,2 ]
Gogna, P. [1 ]
Hasaneen, El-Sayed [1 ,3 ]
Chandy, J. [1 ]
Heller, E. [1 ,4 ]
Jain, F. C. [1 ]
机构
[1] Univ Connecticut, Dept Elect & Comp Engn, 371 Fairfield Way,U-2157, Storrs, CT 06269 USA
[2] Taif Univ, Dept Elect Engn, At Taif, Saudi Arabia
[3] Aswan Univ, Dept Elect Engn, Aswan, Egypt
[4] Synopsys Inc, Ossining, NY 10562 USA
来源
关键词
SWS-FETs; multi-channel FETs; SRAM; VLSI;
D O I
10.1142/S0129156417400092
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the design and simulation of static random access memory (SRAM) using two channel spatial wavefunction switched field-effect transistor (SWS-FET), also known as a twin-drain metal oxide semiconductor field effect transistor (MOS-FET). In the SWS-FET, the channel between source and drain has two quantum well layers separated by a high band gap material between them. The gate voltage controls the charge carrier concentration in the quantum well layers and it causes the switching of charge carriers from one channel to other channel of the device. The standard SRAM circuit has six transistors (6T), two p-type MOS-FET and four n-type MOS-FET. By using the SWS-FET, the size and the number of transistors are reduced and all of transistors are n-channel SWS-FET. This paper proposes two different models of the SWS-FET SRAM circuits with three transistors (3T) and four transistors (4T) also addresses the stability of the proposed SWS-FET SRAM circuits by using the N-curve analysis. The proposed models are based on integration between Berkeley Short-channel IGFET Model (BSIM) and Analog Behavioral Model (ABM), the model is suitable to investigate the gates configuration and transient analysis at circuit level.
引用
收藏
页码:37 / 48
页数:12
相关论文
共 50 条
  • [31] Modelling and simulation with neural and fuzzy-neural networks of switched circuits
    Demir, Y
    Uçar, A
    COMPEL-THE INTERNATIONAL JOURNAL FOR COMPUTATION AND MATHEMATICS IN ELECTRICAL AND ELECTRONIC ENGINEERING, 2003, 22 (02) : 253 - 272
  • [32] Large-scale Integrated Circuits Simulation Based on CNT-FET Model
    Wang, Zhikai
    Hu, Wenfei
    Gu, Ziyu
    Zhang, Wenyuan
    Yin, Sen
    Wang, Ruitao
    Zhang, Jian
    Wang, Yan
    2021 INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY (ICICDT), 2021,
  • [33] The reduction of sampling noise in switched-capacitor circuits through spatial oversampling
    Hong, MY
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL IV, PROCEEDINGS, 2002, : 615 - 618
  • [34] SYNTHESIS OF SWITCHED-CAPACITOR HIGHER-ORDER IMMITTANCE SIMULATION CIRCUITS
    ONO, T
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART III-FUNDAMENTAL ELECTRONIC SCIENCE, 1994, 77 (06): : 25 - 35
  • [35] Switched-capacitor impedance simulation circuits realized with simplified circuit structure
    Ono, T
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 321 - 324
  • [36] Efficient Harmonic-Based Simulation of Switched Networks Linked to Nonlinear Circuits
    Grimaldo, Guillermo
    Ramirez, Abner
    2016 North American Power Symposium (NAPS), 2016,
  • [37] Synthesis of switched-capacitor higher-order immittance simulation circuits
    Ono, Toshio
    Electronics and Communications in Japan, Part III: Fundamental Electronic Science (English translation of Denshi Tsushin Gakkai Ronbunshi), 1994, 77 (06): : 25 - 35
  • [38] Fault simulation of built-in tester for CMOS switched-current circuits
    Wang, JS
    Huang, WH
    Wey, CL
    1998 MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, 1999, : 212 - 215
  • [40] Simulation of Switched-Mode Power Conversion Circuits With Extended Impedance Method
    Liu, Yichao
    Gao, Yiming
    Liang, Junrui
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2022, 69 (09) : 3851 - 3860