Fault-tolerant 3D Mesh for Network-an-Chip

被引:0
|
作者
Papry, Khaleda Akhter [1 ]
Al Islam, A. B. M. Alim [1 ]
机构
[1] Bangladesh Univ Engn & Technol, Dept CSE, Dhaka, Bangladesh
来源
2017 IEEE 36TH INTERNATIONAL PERFORMANCE COMPUTING AND COMMUNICATIONS CONFERENCE (IPCCC) | 2017年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
One of the crucial aspects in designing Network-onChip (NoC) is to ensure reliability, which is little explored for 3D NoCs in the literature till now. Therefore, in this paper, we investigate a novel fault-tolerant design for 3D NoCs that can go beyond existing fault-tolerant designs that are mostly applicable for 2D NoCs. In our design, we propose to divide a 3D NoC into 2 x 2 x 2 sub-networks or blocks. Then, we place four spare routers at the centers of four different planes. Here, we propose sparing of routers considering the fact that routers incur much lower cost compared to that of main processing elements such as processor. Later, we formulate separate mathematical models pertinent to our proposed design along with two benchmark designs. Subsequently, based on the models, we simulate performances of our proposed design along with the benchmark ones in terms of reliability and mean time to failure (MTTF). Simulation results demonstrate that our proposed design can enhance fault tolerance of 3D NoCs by significant margins compared to that of existing benchmark designs.
引用
收藏
页数:2
相关论文
共 50 条
  • [21] Router-shared-pair mesh: a reconfigurable fault-tolerant network-on-chip architecture
    Chen, Yali
    Ren, Kaixin
    Gu, Naijie
    INTERNATIONAL JOURNAL OF EMBEDDED SYSTEMS, 2018, 10 (06) : 526 - 536
  • [22] TRACK: An algorithm for fault-tolerant, dynamic and scalable 2D mesh network-on-chip routing reconfiguration
    Jain, Anugrah
    Laxmi, Vijay
    Tripathi, Meenakshi
    Gaur, Manoj Singh
    Bishnoi, Rimpy
    INTEGRATION-THE VLSI JOURNAL, 2020, 72 (72) : 92 - 110
  • [23] A Region-based Fault-Tolerant Routing Algorithmfor 2D Irregular Mesh Network-on-Chip
    Fukushima, Yusuke
    Fukushi, Masaru
    Yairi, Ikuko Eguchi
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2013, 29 (03): : 415 - 429
  • [24] Fault-Tolerant Network Interfaces for Networks-on-Chip
    Fiorin, Leandro
    Sami, Mariagiovanna
    IEEE TRANSACTIONS ON DEPENDABLE AND SECURE COMPUTING, 2014, 11 (01) : 16 - 29
  • [25] FaFNoC: a Fault-tolerant and Bufferless Network-on-chip
    Runge, Armin
    10TH INTERNATIONAL CONFERENCE ON FUTURE NETWORKS AND COMMUNICATIONS (FNC 2015) / THE 12TH INTERNATIONAL CONFERENCE ON MOBILE SYSTEMS AND PERVASIVE COMPUTING (MOBISPC 2015) AFFILIATED WORKSHOPS, 2015, 56 : 397 - 402
  • [26] A Runtime Fault-Tolerant Routing Scheme for Partially Connected 3D Networks-on-Chip
    Coelho, Alexandre
    Charif, Amir
    Zergainoh, Nacer-Eddine
    Velazco, Raoul
    2018 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFT), 2018,
  • [27] A Fault-Tolerant Deflection Routing for Network-on-Chip
    Zhou, Xiaofeng
    Liu, Lu
    Zhu, Zhangming
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2017, 26 (03)
  • [28] Exploring fault-tolerant Network-on-Chip architectures
    Park, Dongkook
    Nicopoulos, Chrysostomos
    Kim, Jongman
    Vijaykrishnan, N.
    Das, Chita R.
    DSN 2006 INTERNATIONAL CONFERENCE ON DEPENDABLE SYSTEMS AND NETWORKS, PROCEEDINGS, 2006, : 93 - 102
  • [29] A lightweight fault-tolerant mechanism for network-on-chip
    Koibuchi, Michihiro
    Matsutani, Hiroki
    Amano, Hideharu
    Pinkston, Timothy Mark
    NOCS 2008: SECOND IEEE INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP, PROCEEDINGS, 2007, : 13 - +
  • [30] On the Design of a Fault-tolerant Photonic Network-on-Chip
    Meyer, Michael Conrad
    Ben Ahmed, Akram
    Tanaka, Yuki
    Ben Abdallah, Abderazek
    2015 IEEE INTERNATIONAL CONFERENCE ON SYSTEMS, MAN, AND CYBERNETICS (SMC 2015): BIG DATA ANALYTICS FOR HUMAN-CENTRIC SYSTEMS, 2015, : 821 - 826