A Framework for Architecture-Level Exploration of 3-D FPGA Platforms

被引:0
|
作者
Sidiropoulos, Harry [1 ]
Siozios, Kostas [1 ]
Soudris, Dimitrios [1 ]
机构
[1] Natl Tech Univ Athens, Sch Elect & Comp Engn, Athens, Greece
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Interconnection structures in FPGAs increasingly contribute more to the delay and power consumption. Three-dimensional (3-D) chip stacking is touted as the silver bullet technology that can keep Moore's momentum and fuel the next wave of consumer electronics products. However, the benefits of such a technology have not been sufficiently explored yet. This paper introduces a novel 3-D FPGA, where logic, memory and I/O resources are assigned to different layers. Experimental results prove the efficiency of our architecture for a wide range of application domains, since we achieve average performance improvement and power saving of 30% and 10%, respectively.
引用
收藏
页码:298 / 307
页数:10
相关论文
共 50 条
  • [21] Two-level MUX Design and Exploration in FPGA Routing Architecture
    Shen, Yuhang
    Qian, Jiadong
    Shi, Kaichuang
    Wang, Lingli
    Zhou, Hao
    2021 31ST INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS (FPL 2021), 2021, : 234 - 241
  • [22] 3-D MODELING WITH EXPLORATION APPLICATIONS
    CARAZZONE, JJ
    ERIKSEN, EA
    GEOPHYSICS, 1982, 47 (04) : 482 - 483
  • [23] A 3-D CPU-FPGA-DRAM Hybrid Architecture for Low-Power Computation
    Chen, Xianmin
    Jha, Niraj K.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (05) : 1649 - 1662
  • [24] A New 3-D Fuse Architecture to Improve Yield of 3-D Memories
    Kang, Wooheon
    Lee, Changwook
    Lim, Hyunyul
    Kang, Sungho
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2016, 35 (10) : 1763 - 1767
  • [25] 3-D architecture of growing flagella
    Hoog, J. L.
    Lacomble, S.
    O'Toole, E.
    Bouchet-Marquis, C.
    McIntosh, R. J.
    Hoenger, A.
    Gull, K.
    MOLECULAR BIOLOGY OF THE CELL, 2011, 22
  • [26] A 3-D Super Computer Architecture
    Cheng, Karl
    2011 INTERNATIONAL SYMPOSIUM ON SEMICONDUCTOR MANUFACTURING (ISSM) AND E-MANUFACTURING AND DESIGN COLLABORATION SYMPOSIUM (EMDC), 2011,
  • [27] Region growing within level set framework: 3-D image segmentation
    Hao, Jiasheng
    Shen, Yi
    WCICA 2006: SIXTH WORLD CONGRESS ON INTELLIGENT CONTROL AND AUTOMATION, VOLS 1-12, CONFERENCE PROCEEDINGS, 2006, : 756 - 756
  • [28] A system level framework for streaming 3-D meshes over packet networks
    Al-Regib, G
    Altunbasak, Y
    NETWORKING - ICN 2001, PART II, PROCEEDINGS, 2001, 2094 : 745 - 753
  • [29] A Case Study: 3-D Stacked Memory System Architecture Exploration By ESL Virtual Platform
    Hsieh, Hsien-Ching
    Lin, Shr-Je
    Liu, Chun-Nan
    Yeh, Jen-Chieh
    Tung, Shing-Wu
    Kwai, Ding-Ming
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [30] A Case Study: 3-D Stacked Memory System Architecture Exploration By ESL Virtual Platform
    Hsieh, Hsien-Ching
    Lin, Shr-Je
    Liu, Chun-Nan
    Yeh, Jen-Chieh
    Tung, Shing-Wu
    Kwai, Ding-Ming
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,