Design of High Performance and Low Power Multiplier using Modified Booth Encoder

被引:0
|
作者
Prathiba, R. [1 ]
Sandhya, P. [1 ]
Varun, R. [1 ]
机构
[1] Aksheyaa Coll Engn, Dept Elect & Commun Engn, Kancheepuram, India
关键词
array multiplier; booth encoder; low power; spurious power suppression technique; PARALLEL MULTIPLIER;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Low-power multipliers are very important for reducing energy consumption of digital processing systems. This study provides the experience of applying an advanced version of our former Spurious Power Suppression Technique (SPST) on multipliers for high-speed and low-power purposes. To filter out the useless switching power, there are two approaches, i.e. using registers and using AND gates, to assert the data signals of multipliers after the data transition. Multiplication occurs frequently in finite impulse response filters, fast Fourier transforms, discrete cosine transforms, convolution, and other important DSP and multimedia kernels. The objective of a good multiplier is to provide a physically compact, good speed and low power consuming chip. To save significant power consumption of a VLSI design, it is a good direction to reduce its dynamic power that is the major part of total power dissipation. In this paper, we propose a high speed low-power multiplier adopting the new SPST implementing approach. This multiplier is designed by equipping the Spurious Power Suppression Technique (SPST) on a modified Booth encoder which is controlled by a detection unit using an AND gate. The modified booth encoder will reduce the number of partial products generated by a factor of 2. The SPST adder will avoid the unwanted addition and thus minimize the switching power dissipation. The proposed high speed low power multiplier can attain 30% speed improvement and 22% power reduction in the modified booth encoder when compared with the conventional array multipliers.
引用
收藏
页码:794 / 798
页数:5
相关论文
共 50 条
  • [31] Design of high speed multiplier using Modified Booth Algorithm with hybrid carry look-ahead adder
    Balakumaran, R.
    Prabhu, E.
    PROCEEDINGS OF IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2016), 2016,
  • [32] Low error fixed-width modified booth multiplier
    Cho, KJ
    Lee, KC
    Chung, JG
    Parhi, KK
    2002 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, 2002, : 45 - 50
  • [33] Design of Efficient 1's Complement Modified Booth Multiplier
    Pekmestzi, Kiamal
    Efstathiou, Constaninos
    19TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2016), 2016, : 238 - 243
  • [34] High performance low power away multiplier using temporal tiling
    Mahant-Shetti, SS
    Balsara, PT
    Lemonds, C
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1999, 7 (01) : 121 - 124
  • [35] Low Power Analysis of MAC using Modified Booth Algorithm
    UdhayaSuriya, T. S.
    Rani, A. Alli
    2013 FOURTH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATIONS AND NETWORKING TECHNOLOGIES (ICCCNT), 2013,
  • [36] Design of Low Power Multiplier Using CNTFET
    Somineni, Rajendra Prasad
    Jaweed, Shaik Mohammed
    2017 7TH IEEE INTERNATIONAL ADVANCE COMPUTING CONFERENCE (IACC), 2017, : 556 - 559
  • [37] Approximate radix-8 Booth multiplier for low power and high speed applications
    Boro, Bipul
    Reddy, K. Manikantta
    Kumar, Y. B. Nithin
    Vasantha, M. H.
    MICROELECTRONICS JOURNAL, 2020, 101 (101):
  • [38] High performance complex number multiplier using Booth-Wallace Algorithm
    Ismail, Rizalafande Che
    Hussin, Razaidi
    2006 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2006, : 786 - +
  • [39] Design and Analysis of Booth Multiplier with Optimised Power Delay Product
    Chaitanya, Ch V. S.
    Kumar, P. Sathish
    2018 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS (ICCCI), 2018,
  • [40] High Performance, Low Power Architecture of 5-stage FIR Filter using Modified Montgomery Multiplier
    Thanmai, T.
    Ravindra, J. V. R.
    2020 25TH INTERNATIONAL CONFERENCE ON APPLIED ELECTRONICS (AE), 2020, : 163 - 167