A Wet Process To Etch Arrayed Vias For Through Silicon Via Application Of 3D Packaging

被引:0
|
作者
Gao, Lanya [1 ]
Zhang, Junhong [1 ]
Zheng, Shuai [1 ]
Zhang, Shanshan [1 ]
Li, Ming [1 ]
机构
[1] Shanghai Jiao Tong Univ, Sch Mat Sci & Engn, Inst Microelect Mat & Technol, Shanghai 200240, Peoples R China
关键词
TSV technology; wet etching; laser processing; deep reactive ion etching; porous silicon;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In three-dimensional packaging (3D packaging) industry, through silicon via (TSV) technology is significant which acts as connection between chips and wafers. TSV technology achieves the interconnection through vertical vias and the formation of silicon vias mainly utilizes laser processing technique or deep reactive ion etching (DRIE) technique at the present stage. In this paper, an electrochemical etching to fabricate silicon vias is developed based on porous silicon. The focus of this study is to investigate the influence of etching current density, etching time, pore diameter of photoresist on the morphology of porous silicon. In fact, the morphology of porous silicon represents the morphology of the silicon via under ideal conditions. The thickness of porous silicon can reach to 50 micrometers when etching time is up to one hour, HF: C2H5OH = 1: 1, and current density is 20 mA/cm(2). However, there is lateral corrosion in the process of fabricating porous silicon. This study also analyzes the influence factor of lateral etching. When the amount of charge injected in the system is equivalent, the situation of lateral etching is alleviated with the small current density.
引用
收藏
页码:1373 / 1376
页数:4
相关论文
共 50 条
  • [41] A novel bottom-up copper filling of blind silicon vias in 3D electronic packaging
    Du, Li
    Shi, Tielin
    Su, Lei
    Xue, Dongmin
    Liao, Guanglan
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2015, 25 (04)
  • [42] Resource Allocation Methodology for Through Silicon Vias and Sleep Transistors in 3D ICs
    Wang, Hailang
    Salman, Emre
    PROCEEDINGS OF THE SIXTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2015), 2015, : 523 - 527
  • [43] High Frequency Electrical Characterization of 3D Signal/Ground through Silicon Vias
    Adamshick, Steve
    Carroll, Robert
    Rao, Megha
    La Tulipe, Douglas
    Kruger, Seth
    Burke, John
    Liehr, Michael
    PROGRESS IN ELECTROMAGNETICS RESEARCH LETTERS, 2014, 47 : 71 - 75
  • [44] Optimal Number and Placement of Through Silicon Vias in 3D Network-on-Chip
    Xu, Thomas Canhao
    Liljeberg, Pasi
    Tenhunen, Hannu
    2011 IEEE 14TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS (DDECS), 2011, : 105 - 110
  • [45] Electrical Modeling and Analysis of Sidewall Roughness of Through Silicon Vias in 3D Integration
    Ehsan, M. Amimul
    Zhou, Zhen
    Yi, Yang
    2014 IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (EMC), 2014, : 52 - 56
  • [46] Development of Through Glass Via Technology For 3D Packaging
    Takahashi, Shintaro
    Horiuchi, Kohei
    Mori, Shigetoshi
    Tatsukoshi, Kentaro
    Ono, Motoshi
    Mikayama, Masaki
    Imajo, Nobuhiko
    Mobley, Tim
    2013 EUROPEAN MICROELECTRONICS PACKAGING CONFERENCE (EMPC), 2013,
  • [47] 3D Memory Design Based on Through Silicon Vias Enabled Timing Optimization
    Chen, Xiaowei
    Pourbakhsh, Seyed Alireza
    Hou, Ligang
    Gong, Na
    Wang, Jinhui
    2016 5TH INTERNATIONAL SYMPOSIUM ON NEXT-GENERATION ELECTRONICS (ISNE), 2016,
  • [48] 3D integration of pixel readout chips using Through-Silicon-Vias
    Diaz, Francisco Piernas
    Alozy, Jerome
    Al-Tawil, Sara
    Buytaert, Jan
    Campbell, Michael
    Fritzsch, Thomas
    Kloukinas, Kostas
    Kovacs, Mark Istvan
    Cudie, Xavier Llopart
    Pinto, Mateus Vicente Barreto
    Wyllie, Ken
    JOURNAL OF INSTRUMENTATION, 2025, 20 (01):
  • [49] Detection and Diagnosis of Multi-Fault for through Silicon Vias in 3D IC
    Yuling Shang
    Weipeng Tan
    Chunquan Li
    Haihua Fan
    Lizhen Zeng
    Journal of Electronic Testing, 2020, 36 : 771 - 783
  • [50] High Frequency Scanning Acoustic Microscopy Applied to 3D Integrated Process: Void Detection in Through Silicon Vias
    Phommahaxay, Alain
    De Wolf, Ingrid
    Hoffrogge, Peter
    Brand, Sebastian
    Czurratis, Peter
    Philipsen, Harold
    Civale, Yann
    Vandersmissen, Kevin
    Halder, Sandip
    Beyer, Gerald
    Swinnen, Bart
    Miller, Andy
    Beyne, Eric
    2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, : 227 - 231