A Wet Process To Etch Arrayed Vias For Through Silicon Via Application Of 3D Packaging

被引:0
|
作者
Gao, Lanya [1 ]
Zhang, Junhong [1 ]
Zheng, Shuai [1 ]
Zhang, Shanshan [1 ]
Li, Ming [1 ]
机构
[1] Shanghai Jiao Tong Univ, Sch Mat Sci & Engn, Inst Microelect Mat & Technol, Shanghai 200240, Peoples R China
关键词
TSV technology; wet etching; laser processing; deep reactive ion etching; porous silicon;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In three-dimensional packaging (3D packaging) industry, through silicon via (TSV) technology is significant which acts as connection between chips and wafers. TSV technology achieves the interconnection through vertical vias and the formation of silicon vias mainly utilizes laser processing technique or deep reactive ion etching (DRIE) technique at the present stage. In this paper, an electrochemical etching to fabricate silicon vias is developed based on porous silicon. The focus of this study is to investigate the influence of etching current density, etching time, pore diameter of photoresist on the morphology of porous silicon. In fact, the morphology of porous silicon represents the morphology of the silicon via under ideal conditions. The thickness of porous silicon can reach to 50 micrometers when etching time is up to one hour, HF: C2H5OH = 1: 1, and current density is 20 mA/cm(2). However, there is lateral corrosion in the process of fabricating porous silicon. This study also analyzes the influence factor of lateral etching. When the amount of charge injected in the system is equivalent, the situation of lateral etching is alleviated with the small current density.
引用
收藏
页码:1373 / 1376
页数:4
相关论文
共 50 条
  • [1] Precision depth measurement of through silicon vias (TSVs) on 3D semiconductor packaging process
    Jin, Jonghan
    Kim, Jae Wan
    Kang, Chu-Shik
    Kim, Jong-Ahn
    Lee, Sunghun
    OPTICS EXPRESS, 2012, 20 (05): : 5011 - 5016
  • [2] ROLE OF PROCESS GASES IN MAKING TAPERED THROUGH-SILICON VIAS FOR 3D MEMS PACKAGING
    Dixit, Pradeep
    Vahanen, Sami
    Salonen, Jaakko
    Monnoyer, Philippe
    2012 7TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2012,
  • [3] Development and characterization of silicon via tapering process for 3D system in packaging application
    Ranganathan, N.
    Ebin, Liao
    Balasubramanian, N.
    Prasad, K.
    Pey, K. L.
    IPFA 2007: PROCEEDINGS OF THE 14TH INTERNATIONAL SYMPOSIUM ON THE PHYSICAL & FAILURE ANALYSIS OF INTEGRATED CIRCUITS, 2007, : 296 - +
  • [4] Reliable Through Silicon Vias for 3D Silicon Applications
    Shapiro, M.
    Interrante, M.
    Andry, P.
    Dang, B.
    Tsang, C.
    Liptak, R.
    Griffith, J.
    Sprogis, E.
    Guerin, L.
    Truong, V.
    Berger, D.
    Knickerbocker, J.
    PROCEEDINGS OF THE 2009 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2009, : 63 - +
  • [5] CMOS-compatible through silicon vias for 3D process integration
    Tsang, Cornelia K.
    Andry, Paul S.
    Sprogis, Edmund J.
    Patel, Chirag S.
    Webb, Bucknell C.
    Manzer, Dennis G.
    Knickerbocker, John U.
    ENABLING TECHNOLOGIES FOR 3-D INTEGRATION, 2007, 970 : 145 - +
  • [6] Through Silicon Vias as Enablers for 3D Systems
    Jung, Erik
    Ostmann, A.
    Ramm, P.
    Wolf, J.
    Toepper, M.
    Wiemer, M.
    DTIP 2008: SYMPOSIUM ON DESIGN, TEST, INTEGRATION AND PACKAGING OF MEMS/MOEMS, 2008, : 119 - +
  • [7] Electrical-thermal-structural Coupling Analysis of Through Silicon Vias in 3D Packaging
    Zhang, Yuanle
    Gong, Yufan
    Chen, Zhaochuan
    Zhao, Qi
    Meng, Xin
    Li, Qiang
    Chen, Xuemei
    Kung Cheng Je Wu Li Hsueh Pao/Journal of Engineering Thermophysics, 2024, 45 (11): : 3508 - 3516
  • [8] Post TSV Etch Cleaning Process Development using SAPS Megasonic Technology 3D/TSV/ Interposer: Through Silicon Via and Packaging
    Chen, Fuping
    Zhang, Xiaoyan
    Wang, Xi
    Tao, Xuecheng
    Yang, Shu
    Wang, David H.
    Vartanian, Victor
    Sapp, Brian
    2015 26TH ANNUAL SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE (ASMC), 2015, : 201 - 203
  • [9] A New Prewetting Process of Through Silicon Vias (TSV) Electroplating for 3D Integration
    Li, Cao
    Nie, Jun
    Zou, Jinglong
    Liu, Sheng
    Zheng, Huai
    Fei, Peng
    JOURNAL OF MICROELECTROMECHANICAL SYSTEMS, 2019, 28 (03) : 447 - 452
  • [10] Sloped through wafer vias for 3D wafer level packaging
    Tezcan, Deniz Sabuncuoglu
    Pham, Nga
    Majeed, Bivragh
    De Moor, Piet
    Ruythooren, Wouter
    Baert, Kris
    57TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2007 PROCEEDINGS, 2007, : 643 - +