A New Hardware Accelerator for Data Sorting in Area & Energy Constrained Architectures

被引:0
|
作者
Norollah, Amin [1 ]
Beitollahi, Hakem [1 ]
Patooghy, Ahmad [2 ]
机构
[1] Iran Univ Sci & Technol, Sch Comp Engn, Tehran, Iran
[2] Univ Cent Arkansas, Dept Comp Sci, Conway, AR USA
来源
2019 IEEE 62ND INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS) | 2019年
关键词
FPGA; hardware accelerator; unary processing; stochastic processing; sorting algorithm; Bitonic sorting network;
D O I
10.1109/mwscas.2019.8885297
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Sorting is one of the most important computational tasks in data processing applications. Recent studies show that the FPGA-based hardware accelerators are more efficient than the general-purpose processors and GPUs. By increasing the input records in the sorting network, the number of Compare-And-Swap (CAS) units would be increased, which in turn, will lead to increased resource consumption. In some applications, the number of available resources is limited. Thereby, it is necessary to optimize resource requirements while maintaining a sufficient level of performance. This paper presents a new sorting architecture that reduces the number of required resources compared to the state-of-the-art sorting architecture and achieves the desired performance using Unary processing. Results indicate that the proposed architecture increases throughput by 29.1% and reduces the number of LUTs by 42%, for sorting 8-input records, compared to other architecture.
引用
收藏
页码:985 / 988
页数:4
相关论文
共 50 条
  • [41] Big Data Analytics on Modern Hardware Architectures: A Technology Survey
    Saecker, Michael
    Markl, Volker
    BUSINESS INTELLIGENCE, EBISS 2012, 2013, 138 : 125 - 149
  • [42] Energy Efficient Data Sorting Using Standard Sorting Algorithms
    Bunse, Christian
    Hoepfner, Hagen
    Roychoudhury, Suman
    Mansour, Essam
    SOFTWARE AND DATA TECHNOLOGIES, 2011, 50 : 247 - +
  • [43] Area-Efficient AdderNet Hardware Accelerator with Merged Adder Tree Structure
    Seo, Gwanghwi
    Ryu, Sungju
    IEICE ELECTRONICS EXPRESS, 2023, 20 (23):
  • [44] Energy-Efficient Hardware Architectures for the Packet Data Convergence Protocol in LTE-Advanced Mobile Terminals
    Traboulsi, Shadi
    Frascolla, Valerio
    Pohl, Nils
    Hausner, Josef
    Bilgic, Attila
    VLSI DESIGN, 2013,
  • [45] High-speed & low area hardware architectures of the Whirlpool hash function
    McLoone, Maire
    McIvor, Ciaran
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2007, 47 (01): : 47 - 57
  • [46] A New Hardware Routing Accelerator for Multi-terminal Nets
    Fatima, Kaleem
    Rao, Rameshwar
    22ND INTERNATIONAL CONFERENCE ON VLSI DESIGN HELD JOINTLY WITH 8TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, PROCEEDINGS, 2009, : 393 - +
  • [47] Area-Efficient Hardware Architectures of MISTY1 Block Cipher
    Yasir
    Wu, Ning
    Chen, Xin
    Yahya, Muhammad Rehan
    RADIOENGINEERING, 2018, 27 (02) : 541 - 548
  • [48] Runtime Reconfigurable Hardware Accelerator for Energy-Efficient Transposed Convolutions
    Marrazzo, Emanuel
    Spagnolo, Fanny
    Perri, Stefania
    PRIME 2022: 17TH INTERNATIONAL CONFERENCE ON PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS, 2022, : 49 - 52
  • [49] An Energy-Efficient Hardware Accelerator for Hierarchical Deep Reinforcement Learning
    Shiri, Aidin
    Prakash, Bharat
    Mazumder, Arnab Neelim
    Waytowich, Nicholas R.
    Oates, Tim
    Mohsenin, Tinoosh
    2021 IEEE 3RD INTERNATIONAL CONFERENCE ON ARTIFICIAL INTELLIGENCE CIRCUITS AND SYSTEMS (AICAS), 2021,
  • [50] A HARDWARE COMPLETE DETECTION MECHANISM FOR AN ENERGY EFFICIENT RECONFIGURABLE ACCELERATOR CMA
    Tsusaka, Akihito
    Izawa, Mai
    Uno, Rie
    Ozaki, Nobuyuki
    Amano, Hideharu
    2013 23RD INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS (FPL 2013) PROCEEDINGS, 2013,