A Low-Cost and High-Performance Embedded System Architecture and An Evaluation Methodology

被引:7
|
作者
Yang, Xiaokun [1 ]
Andrian, Jean H. [1 ]
机构
[1] Florida Int Univ, Dept Elect & Comp Engn, Miami, FL 33172 USA
关键词
high bandwidth; high speed; low power; system architecture; UVM; POWER;
D O I
10.1109/ISVLSI.2014.20
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A reduced interface and high performance embedded system architecture (MSBUS) is proposed in this paper. The control bus is low-cost and low-power, whereas the data bus is high-bandwidth and high-speed especially. In addition, a Universal Verification Methodology (UVM)-based performance evaluation methodology is proposed to estimate the hardware structures. In order to evaluate the bus performance, AHB, AXI and MSBUS DMA are implemented as a case study. The experimental results show that MSBUS DMA uses the least hardware resources, reduces energy consumption to a half of AHB and AXI in the block transfer mode, and achieves 3.3 times and 1.6 times valid bandwidth of AHB and AXI respectively. Moreover, the proposed evaluation methodology is effectively used with sufficient accuracy.
引用
收藏
页码:241 / 244
页数:4
相关论文
共 50 条