Optoelectronic-cache memory system architecture

被引:3
|
作者
Chiarulli, DM [1 ]
Levitan, SP [1 ]
机构
[1] UNIV PITTSBURGH, DEPT ELECT ENGN, PITTSBURGH, PA 15260 USA
关键词
D O I
10.1364/AO.35.002449
中图分类号
O43 [光学];
学科分类号
070207 ; 0803 ;
摘要
We present an investigation of the architecture of an optoelectronic cache that can integrate terabit optical memories with the electronic caches associated with high-performance uniprocessors and multiprocessors. The use of optoelectronic-cache memories enables these terabit technologies to provide transparently low-latency secondary memory with frame sizes comparable with disk pages but with latencies that approach those of electronic secondary-cache memories. This enables the implementation of terabit memories with effective access times comparable with the cycle times of current microprocessors. The cache design is based on the use of a smart-pixel array and combines parallel free-space optical input-output to-and-from optical memory with conventional electronic communication to the processor caches. This cache and the optical memory system to which it will interface provide a large random-access memory space that has a lower overall latency than that of magnetic disks and disk arrays. In addition, as a consequence of the high-bandwidth parallel input-output capabilities of optical memories, fault service times for the optoelectronic cache are substantially less than those currently achievable with any rotational media. (C) 1996 Optical Society of America
引用
收藏
页码:2449 / 2456
页数:8
相关论文
共 50 条
  • [11] SDAARC: An extended cache-only memory architecture
    Eschmann, F
    Klauer, B
    Moore, R
    Waldschmidt, K
    IEEE MICRO, 2002, 22 (03) : 62 - 70
  • [12] QoS Policies and Architecture for Cache/Memory in CMP Platforms
    Iyer, Ravi
    Zhao, Li
    Guo, Fei
    Illikkal, Ramesh
    Makineni, Srihari
    Newell, Don
    Solihin, Yan
    Hsu, Lisa
    Reinhardt, Steve
    SIGMETRICS'07: PROCEEDINGS OF THE 2007 INTERNATIONAL CONFERENCE ON MEASUREMENT & MODELING OF COMPUTER SYSTEMS, 2007, 35 (01): : 25 - +
  • [13] Single-Flux-Quantum Cache Memory Architecture
    Ishida, Koki
    Tanaka, Masamitsu
    Ono, Takatsugu
    Inoue, Koji
    2016 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2016, : 105 - 106
  • [14] A cache controller to maximize effectiveness of hierarchical memory architecture
    Uh, B
    Kim, S
    PDPTA '05: PROCEEDINGS OF THE 2005 INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED PROCESSING TECHNIQUES AND APPLICATIONS, VOLS 1-3, 2005, : 783 - 790
  • [15] Reconfigurable Cache Memory Architecture Design based on VHDL
    Omran, Safaa S.
    Amory, Ibrahim A.
    2017 INTERNATIONAL CONFERENCE ON ELECTRICAL AND COMPUTING TECHNOLOGIES AND APPLICATIONS (ICECTA), 2017, : 167 - 172
  • [16] Cache coherence in intelligent memory system
    Keen, D
    Oskin, M
    Hensley, J
    Chong, FT
    IEEE TRANSACTIONS ON COMPUTERS, 2003, 52 (07) : 960 - 966
  • [17] SYSTEM ARCHITECTURE FOR INTEGRATED OPTOELECTRONIC COMPUTING
    ISHIKAWA, M
    OPTOELECTRONICS-DEVICES AND TECHNOLOGIES, 1994, 9 (01): : 29 - 38
  • [18] MATCH CACHE ARCHITECTURE TO THE COMPUTER-SYSTEM
    VANAKEN, J
    ELECTRONIC DESIGN, 1982, 30 (05) : 93 - &
  • [19] A Buffer Cache Algorithm for Hybrid Memory Architecture in Mobile Devices
    Oh, Chansoo
    Kang, Dong Hyun
    Lee, Minho
    Eom, Young Ik
    CLOUD COMPUTING (CLOUDCOMP 2015), 2016, 167 : 293 - 300
  • [20] FAULT-TOLERANT ARCHITECTURE IN A CACHE MEMORY CONTROL LSI
    OOI, Y
    KASHIMURA, M
    TAKEUCHI, H
    KAWAMURA, E
    IEICE TRANSACTIONS ON ELECTRONICS, 1992, E75C (04) : 405 - 412