Optoelectronic-cache memory system architecture

被引:3
|
作者
Chiarulli, DM [1 ]
Levitan, SP [1 ]
机构
[1] UNIV PITTSBURGH, DEPT ELECT ENGN, PITTSBURGH, PA 15260 USA
关键词
D O I
10.1364/AO.35.002449
中图分类号
O43 [光学];
学科分类号
070207 ; 0803 ;
摘要
We present an investigation of the architecture of an optoelectronic cache that can integrate terabit optical memories with the electronic caches associated with high-performance uniprocessors and multiprocessors. The use of optoelectronic-cache memories enables these terabit technologies to provide transparently low-latency secondary memory with frame sizes comparable with disk pages but with latencies that approach those of electronic secondary-cache memories. This enables the implementation of terabit memories with effective access times comparable with the cycle times of current microprocessors. The cache design is based on the use of a smart-pixel array and combines parallel free-space optical input-output to-and-from optical memory with conventional electronic communication to the processor caches. This cache and the optical memory system to which it will interface provide a large random-access memory space that has a lower overall latency than that of magnetic disks and disk arrays. In addition, as a consequence of the high-bandwidth parallel input-output capabilities of optical memories, fault service times for the optoelectronic cache are substantially less than those currently achievable with any rotational media. (C) 1996 Optical Society of America
引用
收藏
页码:2449 / 2456
页数:8
相关论文
共 50 条
  • [1] Optoelectronic-cache memory system architecture
    Chiarulli, Donald M.
    Levitan, Steven P.
    Applied Optics, 1996, 35 (14): : 2449 - 2456
  • [2] A multilevel cache memory architecture for nanoelectronics
    Crawley, D
    NINTH GREAT LAKES SYMPOSIUM ON VLSI, PROCEEDINGS, 1999, : 346 - 347
  • [3] THE CACHE DRAM ARCHITECTURE - A DRAM WITH AN ON-CHIP CACHE MEMORY
    HIDAKA, H
    MATSUDA, Y
    ASAKURA, M
    FUJISHIMA, K
    IEEE MICRO, 1990, 10 (02) : 14 - 25
  • [4] A MULTIPORT PAGE-MEMORY ARCHITECTURE AND A MULTIPORT DISK-CACHE SYSTEM
    TANAKA, Y
    NEW GENERATION COMPUTING, 1984, 2 (03) : 241 - 260
  • [5] Hybrid Cache Architecture Replacing SRAM Cache with Future Memory Technology
    Lee, Suji
    Jung, Jongpil
    Kyung, Chong-Min
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 2481 - 2484
  • [6] Cache memory architecture for leakage energy reduction
    Tanaka, Kiyofumi
    INNOVATIVE ARCHITECTURE FOR FUTURE GENERATION HIGH-PERFORMANCE PROCESSORS AND SYSTEMS, 2007, : 73 - 80
  • [7] Hybrid Cache Architecture with Disparate Memory Technologies
    Wu, Xiaoxia
    Li, Jian
    Zhang, Lixin
    Speight, Evan
    Rajamony, Ram
    Xie, Yuan
    ISCA 2009: 36TH ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, 2009, : 34 - 45
  • [8] DDM - A CACHE-ONLY MEMORY ARCHITECTURE
    HAGERSTEN, E
    LANDIN, A
    HARIDI, S
    COMPUTER, 1992, 25 (09) : 44 - 54
  • [9] Low Power Single Bit Cache Memory Architecture
    Agrawal, Reeya
    Kumar, Manish
    MATERIALS TODAY-PROCEEDINGS, 2021, 46 : 5808 - 5816