A low-power, low phase noise CMOS VCO with suppression of 1/f flicker noise up-conversion

被引:4
|
作者
Oh, Nam-Jin [1 ,2 ]
Heo, Deuk [2 ]
机构
[1] Korea Natl Univ Transportat, Dept Elect Engn, Chungju Si 380702, Chungbuk, South Korea
[2] Washington State Univ, Analog RF & Mixed Signal Applicat Grp, Pullman, WA 99164 USA
来源
IEICE ELECTRONICS EXPRESS | 2012年 / 9卷 / 24期
基金
美国国家科学基金会;
关键词
bias level shifting; CMOS; close-in phase noise; flicker noise; low-power; voltage-controlled oscillator; LC-OSCILLATOR;
D O I
10.1587/elex.9.1881
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes a low-power, low close-in phase-noise voltage-controlled oscillator (VCO) based on Colpitts oscillator. The VCO stacks the Colpitts VCO with a negative conductance cell. By exploiting a bias-level shifting technique, the proposed VCO provides larger output swing, and the close-in phase noise characteristics is improved impressively while consuming very low power. The proposed VCO is designed and simulated in 65nm CMOS technology operating at 2.6 GHz with only 0.12mA core current consumption from 0.5V supply voltage. The simulated phase noise of the proposed VCO is -27.6 dBc/Hz at 100 Hz offset, -54.4 dBc/Hz at 1 kHz offset, and -117.7 dBc/Hz at 1MHz offset frequency, respectively. The calculated figure of merit (FOM) is about -198 dBc/Hz at 1MHz offset. Compared to that of the conventional VCO, the phase noise performance is significantly improved by more than 20 dB from 100 Hz to 1 kHz offset, around 15 dB at 10 kHz offset, and 6 dB at 1MHz offset frequency, respectively.
引用
收藏
页码:1881 / 1886
页数:6
相关论文
共 50 条
  • [41] Low phase noise CMOS LC VCO design and optimization
    Guo, Xuefeng
    Wang, Zhigong
    Li, Zhiqun
    Gaojishu Tongxin/Chinese High Technology Letters, 2008, 18 (12): : 1280 - 1284
  • [42] Theoretical analysis of low phase noise design of CMOS VCO
    Kao, YH
    Hsu, MT
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2005, 15 (01) : 33 - 35
  • [43] A low phase noise quadrature LC VCO in CMOS technology
    Sze, BY
    Ho, CL
    2005 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS, 2005, : 649 - 652
  • [44] A systematic approach for low phase noise CMOS VCO design
    Kao, YH
    Hsu, MT
    Hsu, MC
    Wu, PA
    IEICE TRANSACTIONS ON ELECTRONICS, 2003, E86C (08) : 1427 - 1432
  • [45] A low-noise low-power 4.6-GHz CMOS VCO with coupling effect reduced inductors
    Liou, W. -R.
    Chen, T. -H.
    Yeh, M. -L.
    Ho, J. -J.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2007, 94 (02) : 107 - 121
  • [46] Design of a low voltage low-phase-noise complementary CMOS VCO
    Jannesari, A.
    Kamarei, M.
    2007 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, VOLS 1 AND 2, 2007, : 426 - 429
  • [47] A low power and low phase-noise 91∼96 GHz VCO in 90 nm CMOS
    Lin, Yo-Sheng
    Lan, Kai-Siang
    Chuang, Ming-Yuan
    Lin, Yu-Ching
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2018, 105 (06) : 1063 - 1077
  • [48] Low phase noise low power 4.3GHz VCO in standard 0.35 μm CMOS
    Peter, M
    Hein, H
    Oehler, F
    Baureis, P
    1ST IEEE INTERNATIONAL CONFERENCE ON CIRCUITS AND SYSTEMS FOR COMMNICATIONS, PROCEEDINGS, 2002, : 358 - 361
  • [49] A 5GHz CMOS low phase noise transformer power combining VCO
    Lai, Ping Wing
    Long, Stephen I.
    2006 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS, 2006, : 133 - +
  • [50] A 5GHz CMOS low phase noise transformer power combining VCO
    Lai, Ping Wing
    Long, Stephen I.
    2006 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM, 2006, : 113 - 116