Evaluation of Interconnect-Complexity-Aware Low-Power VLSI Design Using Multiple Supply and Threshold Voltages

被引:1
|
作者
Waidyasooriya, Hasitha Muthumala [1 ]
Hariyama, Masanori [1 ]
Kameyama, Michitaka [1 ]
机构
[1] Tohoku Univ, Sendai, Miyagi 9808579, Japan
关键词
high-level synthesis; low power; interconnection network; genetic algorithm;
D O I
10.1093/ietfec/e91-a.12.3596
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a high-level synthesis approach to minimize the total power consumption in behavioral synthesis under time and area constraints. The proposed method has two stages, functional unit (FU) energy optimization and interconnect energy optimization. In the first stage, active and inactive energies of the FUs are optimized using a multiple supply and threshold voltage scheme. Genetic algorithm (GA) based simultaneous assignment of supply and threshold voltages and module selection is proposed. The proposed GA based searching method can be used in large size problems to find a near-optimal solution in a reasonable time. In the second stage, interconnects are simplified by increasing their sharing. This is done by exploiting similar data transfer patterns among FUs. The proposed method is evaluated for several benchmarks under 90 nm CMOS technology. The experimental results show that more than 40% of energy savings can be achieved by our proposed method.
引用
收藏
页码:3596 / 3606
页数:11
相关论文
共 50 条
  • [21] Interconnect Technology/System Co-Optimization for Low-Power VLSI Applications Using Ballistic Materials
    Pei, Zhenlin
    Dutta, Arin
    Shang, Liuting
    Jung, Sungyong
    Pan, Chenyun
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (07) : 3513 - 3519
  • [22] Scheduling and Partitioning Schemes for Low Power Designs Using Multiple Supply Voltages
    Ling Wang
    Yingtao Jiang
    Henry Selvaraj
    The Journal of Supercomputing, 2006, 35 : 93 - 113
  • [23] Scheduling and partitioning schemes for low power designs using multiple supply voltages
    Wang, L
    Jiang, YT
    Selvaraj, H
    JOURNAL OF SUPERCOMPUTING, 2006, 35 (01): : 93 - 113
  • [24] Low-Power VLSI Design of LDPC Decoder Using DVFS for AWGN Channels
    Wang, Weihuano
    Choi, Gwan
    Gunnam, Kiran K.
    22ND INTERNATIONAL CONFERENCE ON VLSI DESIGN HELD JOINTLY WITH 8TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, PROCEEDINGS, 2009, : 51 - +
  • [25] Low-power fanout optimization using multiple threshold voltage inverters
    Amelifard, B
    Fallah, F
    Pedram, M
    ISLPED '05: PROCEEDINGS OF THE 2005 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2005, : 95 - 98
  • [26] Low-power VLSI design for motion estimation using adaptive pixel truncation
    He, ZL
    Tsui, CY
    Chan, KK
    Liou, ML
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2000, 10 (05) : 669 - 678
  • [27] Level-shifter free design of low power dual supply voltage CMOS circuits using dual threshold voltages
    Diril, AU
    Dhillon, YS
    Chatterjee, A
    Singh, AD
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (09) : 1103 - 1107
  • [28] Level-shifter free design of low power dual supply voltage CMOS circuits using dual threshold voltages
    Diril, AU
    Dhillon, YS
    Chatterjee, A
    Singh, AD
    18TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: POWER AWARE DESIGN OF VLSI SYSTEMS, 2005, : 159 - 164
  • [29] A novel low-power scan design technique using supply gating
    Bhunia, S
    Mahmoodi, H
    Mukhopadhyay, S
    Ghosh, D
    Roy, K
    IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2004, : 60 - 65
  • [30] Real-time threshold-voltage control scheme for low-power VLSI under fluctuation of a supply voltage
    Shaheer, A
    Kameyama, M
    ISSCS 2005: INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS, 2005, : 15 - 18