Improved Sub-threshold Slope in RF Vertical MOSFETS using a Frame Gate Architecture

被引:2
|
作者
Hakim, M. M. A. [1 ]
Uchino, T. [1 ]
White, W. R. [1 ]
Ashburn, P. [1 ]
Tan, L. [2 ]
Buiu, O. [2 ]
Hall, S. [2 ]
机构
[1] Univ Southampton, Southampton SO17 1BJ, Hants, England
[2] Univ Liverpool, Dept EEE, Liverpool L69 3GJ, Merseyside, England
来源
ESSDERC 2008: PROCEEDINGS OF THE 38TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE | 2008年
基金
英国工程与自然科学研究理事会;
关键词
D O I
10.1109/ESSDERC.2008.4681707
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We report a CMOS-compatible vertical MOSFET, which incorporates a frame gate architecture suitable for application in RF circuits. Fabricated surround gate vertical MOSFETs with the frame gate architecture show no degradation of short channel effects when the channel length is scaled, while control devices show significantly degraded sub threshold slope and DIBL. The frame gate vertical MOSFETs show near ideal sub-threshold slopes of 70-80mV/decade and DIBL of 30-35mV/V in a 100 nm gate length nMOS device. In contrast, the control vertical MOSFETs without the frame gate exhibit sub-threshold slopes of I 10 to 140 mV/decade and DIBL of 100 to 280 mV/V. This improved sub-threshold slope is explained by the elimination of etch damage during gate etch.
引用
收藏
页码:95 / +
页数:2
相关论文
共 50 条
  • [1] Improved sub-threshold slope in short-channel vertical MOSFETs using FILOX oxidation
    Hakim, M. M. A.
    Tan, L.
    Buiu, O.
    Redman-White, W.
    Hall, S.
    Ashburn, P.
    SOLID-STATE ELECTRONICS, 2009, 53 (07) : 753 - 759
  • [2] SUB-THRESHOLD CONDUCTION IN MOSFETS
    TAYLOR, GW
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1978, 25 (03) : 337 - 350
  • [3] Integration-based approach to evaluate the sub-threshold slope of MOSFETs
    Ortiz-Conde, Adelmo
    Garcia-Sanchez, Francisco J.
    Liou, Juin J.
    Ho, Ching-Sung
    MICROELECTRONICS RELIABILITY, 2010, 50 (02) : 312 - 315
  • [4] Sub-threshold behavior of long channel undoped cylindrical surrounding-gate MOSFETs
    Bian, Wei
    He, Jin
    Zhang, Lining
    Zhang, Jian
    Chan, Mansun
    MICROELECTRONICS RELIABILITY, 2009, 49 (08) : 897 - 903
  • [5] Modeling of minimum surface potential and sub-threshold swing for grooved-gate MOSFETs
    Rajendran, K
    Schoenmaker, W
    MICROELECTRONICS JOURNAL, 2001, 32 (08) : 631 - 639
  • [6] The gate misalignment effects of the sub-threshold characteristics of sub-100nm DG-MOSFETs
    Wong, HY
    Shin, KS
    Chan, MS
    2002 IEEE HONG KONG ELECTRON DEVICES MEETING, PROCEEDINGS, 2002, : 91 - 94
  • [7] A New Technique for Finding Sub-threshold Current of MOSFETs
    Ahmed, Taufiq
    Hasan, Nazmul
    2012 INTERNATIONAL CONFERENCE ON INFORMATICS, ELECTRONICS & VISION (ICIEV), 2012, : 893 - 896
  • [8] Degradation of Sub-Threshold Slope in Ultra-Scaled MOSFETs due to Energy Filtering at Source Contact
    Saltin, J.
    Dao, N. C.
    Leong, P. H. W.
    Wong, H. Y.
    2019 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2019,
  • [9] Modulation of sub-threshold properties of InGaAs MOSFETs by La2O3 gate dielectrics
    Chang, C. -Y.
    Endo, K.
    Kato, K.
    Takenaka, M.
    Takagi, S.
    AIP ADVANCES, 2017, 7 (09)
  • [10] A New Analytical Model for Improving Sub-threshold Conduction of MOSFETs
    Ahmed, Taufiq
    Hasan, Nazmul
    STUDENT POSTERS (GENERAL) - 224TH ECS MEETING, 2014, 58 (25): : 131 - 139