共 34 条
- [21] Multi-mode Low-latency Software-defined Error Correction for Data Centers 2017 26TH INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND NETWORKS (ICCCN 2017), 2017,
- [22] 3D-LIN: A Configurable Low-Latency Interconnect for Multi-Core Clusters with 3D Stacked L1 Memory 2012 IEEE/IFIP 20TH INTERNATIONAL CONFERENCE ON VLSI AND SYSTEM-ON-CHIP (VLSI-SOC), 2012, : 30 - 35
- [24] Low-voltage-swing logic circuits for a 7GHz X86 integer core 2004 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 2004, 47 : 154 - 155
- [25] A Pure Software LDPC Decoder on a Multi-core Processor Platform with Reduced Inter-processor Communication Cost 2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 2609 - 2612
- [27] Hardware/Software Approach for Code Synchronization in Low-Power Multi-Core Sensor Nodes 2014 DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION (DATE), 2014,
- [28] A High-throughput and Low-Latency Interconnection Network for Multi-Core Clusters with 3-D Stacked L2 Tightly-Coupled Data Memory 2012 IEEE/IFIP 20TH INTERNATIONAL CONFERENCE ON VLSI AND SYSTEM-ON-CHIP (VLSI-SOC), 2012, : 283 - 286
- [29] High Performance Non-uniform FFT on Modern x86-based Multi-core Systems 2012 IEEE 26TH INTERNATIONAL PARALLEL AND DISTRIBUTED PROCESSING SYMPOSIUM (IPDPS), 2012, : 449 - 460
- [30] Extremely low-loss and bendable tapered multi-core fiber with double core structure for compact assembly of Silicon Photonics multi-port devices OPTICAL INTERCONNECTS XXI, 2021, 11692