Formal verification of digital systems

被引:1
|
作者
Swamy, G
机构
关键词
D O I
10.1109/ICVD.1997.568078
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A formal verifier is an automated decision procedure that can prove or disprove a set of statements in some logical system of reasoning. Problems informal verification have been posed and studied in a variety of disciplines for many years. However the last ten years have produced significant advances in both the theory and practical art of building formal verifiers. Various formal proof techniques available today include language containment, model checking, equivalence checking, symbolic simulation and theorem proving. In this tutorial, we will be restricting ourselves to the formal finite state machine based techniques: language containment, model checking and equivalence checking. A brief introduction to the technologies that underly these techniques will be presented as well. The tutorial will conclude with some examples of how formal methods can be employed in the verification of hardware systems
引用
收藏
页码:213 / 217
页数:5
相关论文
共 50 条
  • [21] Formal verification of circuits and systems - Foreword
    Chakrabarti, PP
    SADHANA-ACADEMY PROCEEDINGS IN ENGINEERING SCIENCES, 2002, 27 : 127 - 127
  • [22] FORMAL TECHNIQUES FOR SYSTEMS SPECIFICATION AND VERIFICATION
    CARMO, J
    SERNADAS, A
    INFORMATION SYSTEMS, 1991, 16 (03) : 245 - 272
  • [23] FORMAL DESCRIPTION AND VERIFICATION OF PRODUCTION SYSTEMS
    LIU, NK
    DILLON, T
    INTERNATIONAL JOURNAL OF INTELLIGENT SYSTEMS, 1995, 10 (04) : 399 - 442
  • [25] Formal Verification of Dynamically Reconfigurable Systems
    Yanase, Ryo
    Sakai, Tatsunori
    Sakai, Makoto
    Yamane, Satoshi
    2015 IEEE 4TH GLOBAL CONFERENCE ON CONSUMER ELECTRONICS (GCCE), 2015, : 71 - 75
  • [26] FORMAL VERIFICATION OF ALGORITHMS FOR CRITICAL SYSTEMS
    RUSHBY, JM
    VONHENKE, F
    IEEE TRANSACTIONS ON SOFTWARE ENGINEERING, 1993, 19 (01) : 13 - 23
  • [27] Formal modeling and verification of digital home RF protocol
    Zheng, Hong
    Jiang, Yue
    Liu, Yun
    Journal of Computational Information Systems, 2011, 7 (07): : 2412 - 2419
  • [28] FORMAL VERIFICATION OF DIGITAL CIRCUITS USING HYBRID SIMULATION
    SRINIVAS, NCE
    AGRAWAL, VD
    IEEE CIRCUITS AND DEVICES MAGAZINE, 1988, 4 (01): : 19 - 27
  • [29] Formal Verification of Three-Valued Digital Waveforms
    Kutsak, N. Yu.
    Podymov, V. V.
    AUTOMATIC CONTROL AND COMPUTER SCIENCES, 2020, 54 (07) : 630 - 644
  • [30] Formal Verification of Three-Valued Digital Waveforms
    N. Yu. Kutsak
    V. V. Podymov
    Automatic Control and Computer Sciences, 2020, 54 : 630 - 644