Low-energy error correction of NAND Flash memory through soft-decision decoding

被引:25
|
作者
Kim, Jonghong [1 ]
Sung, Wonyong [1 ]
机构
[1] Seoul Natl Univ, Dept Elect Engn & Comp Sci, Seoul 151744, South Korea
来源
EURASIP JOURNAL ON ADVANCES IN SIGNAL PROCESSING | 2012年
基金
新加坡国家研究基金会;
关键词
NAND Flash memory; LDPC; Low-density parity-check codes; Multi-precision sensing operation; Soft-decision decoding; Low energy; DESIGN; CODES; INTERFERENCE;
D O I
10.1186/1687-6180-2012-195
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The raw bit error rate of NAND Flash memory increases as the semiconductor geometry shrinks for high density, which makes it very necessary to employ a very strong error correction circuit. The soft-decision-based error correction algorithms, such as low-density parity-check (LDPC) codes, can enhance the error correction capability without increasing the number of parity bits. However, soft-decision error correction schemes need multiple precision data, which obviously increases the energy consumption in NAND Flash memory for more sensing operations as well as more data output. We examine the energy consumption of a NAND Flash memory system with an LDPC code-based soft-decision error correction algorithm. The energy consumed at multiple-precision NAND Flash memory as well as the LDPC decoder is considered. The output precision employed is 1.0, 1.4, 1.7, and 2.0 bits per data. In addition, we also propose an LDPC decoder-assisted precision selection method that needs virtually no overhead. The experiment was conducted with 32-nm 128-Gbit 2-bit multi-level cell NAND Flash memory and a 65-nm LDPC decoding VLSI.
引用
收藏
页码:1 / 12
页数:12
相关论文
共 50 条
  • [41] VLSI Implementation of BCH Error Correction for Multilevel Cell NAND Flash Memory
    Choi, Hyojin
    Liu, Wei
    Sung, Wonyong
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (05) : 843 - 847
  • [42] Exponential error bounds for algebraic soft-decision decoding of Reed-Solomon codes
    Ratnakar, N
    Koetter, R
    IEEE TRANSACTIONS ON INFORMATION THEORY, 2005, 51 (11) : 3899 - 3917
  • [43] A Monolithic Optical Front-end for Soft-decision Error Correction Decoders
    Sakib, M. N.
    Hai, M. S.
    Liboiron-Ladouceur, O.
    2013 IEEE PHOTONICS SOCIETY SUMMER TOPICAL MEETING SERIES, 2013, : 230 - 231
  • [44] A study on performances of soft-decision decoding algorithm based on energy minimization principle
    Shiozaki, A
    Nogawa, Y
    Sato, T
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1999, E82A (10) : 2194 - 2198
  • [45] Overcoming the High Error Rate of Composite DNA Letters-Based Digital Storage through Soft-Decision Decoding
    Xu, Yaping
    Ding, Lulu
    Wu, Shigang
    Ruan, Jue
    ADVANCED SCIENCE, 2024, 11 (30)
  • [46] Low-Energy and Low-Latency Error-Correction for Phase Change Memory
    Zhang, Xinmiao
    Cai, Fang
    Anantram, M. P.
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 1236 - 1239
  • [47] Improving error-correcting capability in DNA digital storage via soft-decision decoding
    Ding, Lulu
    Wu, Shigang
    Hou, Zhihao
    Li, Alun
    Xu, Yaping
    Feng, Hu
    Pan, Weihua
    Ruan, Jue
    NATIONAL SCIENCE REVIEW, 2024, 11 (02)
  • [48] Improving error-correcting capability in DNA digital storage via soft-decision decoding
    丁璐璐
    伍世刚
    候志浩
    李阿伦
    许亚苹
    冯虎
    潘玮华
    阮珏
    NationalScienceReview, 2024, 11 (02) : 135 - 144
  • [49] Realizing Unequal Error Correction for NAND Flash Memory at Minimal Read Latency Overhead
    Li, Jiangpeng
    Zhao, Kai
    Ma, Jun
    Zhang, Tong
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2014, 61 (05) : 354 - 358
  • [50] Low-complexity Architecture for Chase Soft-decision Reed-Solomon Decoding
    Lu, Yung-Kuei
    Chung, Shen-Ming
    Shieh, Ming-Der
    2014 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2014,